Claims
- 1. A method for adjusting a duty cycle of a binary signal having a high phase and a low phase, the method comprising:
applying a delay to the binary signal to create a delayed signal; and performing a Boolean logical operation on the binary signal and the delayed signal, so as to generate an output signal having a duty cycle different from the duty cycle of the binary signal.
- 2. A method according to claim 1, wherein performing the Boolean logical operation comprises:
performing a first Boolean logical operation on the binary signal and the delayed signal, so as to generate a first signal having a duty cycle higher than the duty cycle of the binary signal; performing a second Boolean logical operation on the binary signal and the delayed signal, so as to generate a second signal having a duty cycle lower than the duty cycle of the binary signal; and selecting between the first and second signals, so as to generate the output signal.
- 3. A method according to claim 2, and comprising selecting the binary signal as the output signal when no adjustment of the duty cycle is required.
- 4. A method according to any of claims 1-3, wherein performing the Boolean logical operation comprises performing the operation substantially without phase-locking to the binary signal.
- 5. Apparatus for adjusting a duty cycle of a binary signal having a high phase and a low phase, comprising:
a delay block, coupled to receive the binary signal and to generate a delayed signal responsive thereto; and a Boolean logic element, coupled to receive as inputs the binary signal and the delayed signal, and to perform thereon a Boolean logical operation, so as to generate an output signal having a duty cycle different from the duty cycle of the binary signal.
- 6. Apparatus according to claim 5, wherein the Boolean logic element comprises:
a first Boolean logic element, coupled to generate a first signal having a duty cycle higher than the duty cycle of the binary signal; a second Boolean logic element, coupled to generate a second signal having a duty cycle lower than the duty cycle of the binary signal; and a selector, coupled to select between the first signal and the second signal.
- 7. Apparatus according to claim 6, wherein the second Boolean logic element comprises an AND gate.
- 8. Apparatus according to claim 7, wherein the first Boolean logic element comprises an OR gate.
- 9. Apparatus according to any of claims 6-8, wherein the selector is further coupled to select the binary signal as the output signal when no adjustment of the duty cycle is required.
CROSS-REFERENCE TO RELATED APPLICATION
[0001] This application claims the benefit of U.S. Provisional Patent Application No. 60/173,226, filed Dec. 28, 1999, entitled “Link sampling adapter,” which is assigned to the assignee of the present patent application and is incorporated herein by reference.
PCT Information
Filing Document |
Filing Date |
Country |
Kind |
PCT/IL00/00867 |
12/28/2000 |
WO |
|