Claims
- 1. A duty factor control circuit for adjusting an input pulse such that a center of the adjusted input pulse coincides with an edge of a clock pulse, the control circuit comprising:
- first delay means including n serially connected first delay circuits, each of said first delay circuits delaying an input pulse thereto by a first non-zero predetermined period T, a center of an output of the nth first delay circuit coinciding with an edge of the clock pulse;
- first switching means for selecting an output of the (n-m)th first delay circuit;
- second delay means coupled to receive the selected output of said first switching means, and including n serially connected second delay circuits, each of said second delay circuits delaying an input thereto by a second predetermined period 2T which is twice the first predetermined period;
- second switching means for selecting an output of the mth second delay circuit; and
- logical means for outputting at least one of a logical AND and a logical OR between the selected outputs of said first and second switching means, wherein n and m are each an integer greater than 1, and wherein m is not greater than n.
- 2. The duty factor control circuit as claimed in claim 1, wherein said first and second switching means are interlocked with each other such that the respective selections of said first and second switching means are synchronized.
- 3. A duty factor control circuit for adjusting an input pulse such that a center of the adjusted input pulse coincides with an edge of a clock pulse, the control circuit comprising:
- first delay means including n serially connected first delay circuits, each of said first delay circuits delaying an input pulse thereto by a first non-zero predetermined period, a center of an output of the nth first delay circuit coinciding with an edge of the clock pulse;
- first switching means for selecting an output of the (n-m)th first delay circuit;
- second delay means coupled to receive the selected output of said first switching means, and including n serially connected second delay circuits, each of said second delay circuits delaying an input thereto by a second predetermined period;
- second switching means for selecting an output of the mth second delay circuit; and
- logical means for outputting at least one of a logical AND and a logical OR between the selected outputs of said first and second switching means, wherein n and m are each an integer greater than 1, and wherein m is not greater than n.
- 4. The duty factor control circuit as defined in claim 3, wherein said first and second switching means are interlocked with each other such that the respective selections of said first and second switching means are synchronized.
Priority Claims (1)
Number |
Date |
Country |
Kind |
62-59745 |
Mar 1987 |
JPX |
|
Parent Case Info
This is a continuation of application Ser. No. 07/166,941, filed Mar. 11, 1988, now abandoned.
US Referenced Citations (9)
Continuations (1)
|
Number |
Date |
Country |
Parent |
166941 |
Mar 1988 |
|