Claims
- 1. A dynamic logic gate comprising:
- a logic output terminal;
- a capacitor connected to said logic output terminal;
- a precharge means, comprising a bipolar transistor having a base connected to a clock for precharging and having an emitter connected to said capacitor and having a resistance means connected between said base and emitter of said bipolar transmitter and having a CMOS logic gate connected to said logic output terminal, for receiving and operating synchronously with said clock to precharge said capacitor to a prescribed voltage lever during a precharge period corresponding to one half cycle of said clock;
- a partial logic gate having at least logic input terminal and first and second output terminals, wherein, depending on the logic state of said at least one logic input terminal, a current is allowed to flow between said first and second output terminals or is cut off, and wherein said first output terminal is connected to the said logic output terminal;
- another bipolar transistor having an emitter which is grounded, and having a collector which is connected to said logic output terminal, and having a base which is connected to said second output terminal of said partial logic gate; and
- a discharge means for discharging charge stored in said base of said another bipolar transistor during said precharge period of clock.
- 2. A dynamic logic gate comprising:
- a logic output terminal;
- a capacitor connected to said logic output terminal;
- a precharge means, comprising a bipolar transistor having a base connected to a clock for precharging and having an emitter connected to said capacitor and having a resistor disposed between said base and emitter thereof and having a CMOS logic gate connected to said logic output terminal, for receiving and operating synchronously with said clock to precharge said capacitor to a prescribed voltage level during a precharge period corresponding to one half cycle of said clock;
- a partial logic gate having at least one logic input terminal and first and second output terminals, wherein, depending on the logic state of said at least one logic input terminal, a current is allowed to flow between said first and second output terminals or is cut off, and wherein said first output terminal is connected to said logic output terminal;
- another bipolar transistor having an emitter which is grounded and having a collector which is connected to said logic output terminal and having a base;
- a switching means connected between said base and said second output terminal for cutting off the flow of current between said second output terminal and said base of said another bipolar transistor during said precharge period of said clock, and for allowing the flow of current during other periods of said clock; and
- a discharging means comprising an MOS transistor for discharging charge stored in said base of said another bipolar transistor to a specified power supply having an output voltage on the order of 0.5 volts during said precharge period of said clock.
- 3. A dynamic logic gate comprising:
- a logic output terminal;
- a capacitor connected to said logic output terminal;
- a precharge means for receiving and operating synchronously with a clock to precharge said capacitor to a prescribed voltage level during a precharge period corresponding to one half cycle of said clock;
- a partial logic gate having at least logic input terminal and first and second output terminals, wherein, depending on the logic state of said at least one logic input terminal, a current is allowed to flow between said first and second output terminals or is cut off, and wherein said first output terminal is connected to the said logic output terminal;
- a bipolar transistor having an emitter which is grounded, and having a collector which is connected to said logic output terminal, and having a base which is connected to said second output terminal of said partial logic gate; and
- a discharging means comprising an MOS transistor for discharging change stored in said base of said bipolar transistor to a specified power supply having an output voltage on the order of 0.5 volts during said precharge period of said clock.
- 4. A dynamic logic gate comprising:
- a logic output terminal;
- a capacitor connected to said logic output terminal;
- a precharge means, comprising a bipolar transistor having a base connected to a clock for precharging and having an emitter connected to said capacitor and having a resistor disposed between said base and emitter thereof and having a CMOS logic gate connected to said logic output terminal for receiving and operating synchronously with said clock to precharge said capacitor to a prescribed voltage level during a precharge period corresponding to one half cycle of said clock;
- a partial logic gate having at least logic input terminal and first and second output terminals, wherein, depending on the logic state of said at least one logic input terminal, a current is allowed to flow between said first and second output terminals or is cut off, and wherein said first output terminal is connected to the said logic output terminal;
- another bipolar transistor having an emitter which is grounded, and having a collector which is connected to said logic output terminal, and having a base which is connected to said second output terminal of said partial logic gate; and
- a discharging means comprising an MOS transistor for discharging charge stored in said base of said another bipolar transistor to a specified power supply having an output voltage on the order of 0.5 volts during said precharge period of said clock.
Priority Claims (1)
Number |
Date |
Country |
Kind |
63-59719 |
Mar 1988 |
JPX |
|
CROSS-REFERENCE TO RELATED APPLICATIONS
This application is a continuation-in-part of U.S. application Ser. No. 07/324,038 filed Mar. 14, 1989.
US Referenced Citations (6)
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
324038 |
Mar 1989 |
|