Claims
- 1. A bridge circuit in a computer system for providing data transfers between a processor and a peripheral device, comprising:
a first buffer in communication with a processor and a peripheral device; a second buffer in communication with said processor, said peripheral device and said first buffer; control logic for controlling said first buffer and said second buffer as a matched pair so that an address held in said first buffer corresponds to data held in said second buffer; and an arbiter for controlling concurrent bi-directional data flow between said processor and said peripheral device through said second buffer.
RELATED APPLICATIONS
[0001] This application is a continuation-in-part of U.S. patent application Ser. No. 08/896,938 filed Jul. 18, 1997, now U.S. Pat. No. 6,073,190 the disclosures of which are incorporated herein by reference in their entireties.
Continuations (2)
|
Number |
Date |
Country |
Parent |
09589043 |
Jun 2000 |
US |
Child |
10630635 |
Jul 2003 |
US |
Parent |
08896938 |
Jul 1997 |
US |
Child |
09589043 |
Jun 2000 |
US |