The invention relates to dynamic biasing systems in electronic devices. More particularly, the invention relates to methods, circuits, and systems for dynamic biasing in applications having an asymmetric input range.
In many applications requiring high speed, low noise, and low distortion operational amplifier circuits, dynamic biasing has become a necessity. With a class A amplifier circuit having a pair of differential inputs, for example, dynamic biasing provides more full power bandwidth without increased susceptibility to noise. Under such circumstances, dynamic biasing is able to provide lowered distortion at high operating frequencies without increasing the noise in the input stage. Devices providing dynamic biasing are commercially available in the arts.
A representative example of a dynamic biasing circuit is depicted in
VEE+VCESAT+VBE≦VIN DYN≦VCC−VCESAT−VBE [Equation 1].
A graphical representation of the input common-mode range of the circuit of
Asymmetric dynamic biasing would be useful in the arts and would provide many advantages. The advantages of asymmetric dynamic biasing include, but are not limited to, particular utility in amplifier applications where it is desirable for the common-mode range to approach or meet the bottom rail. Additional advantages would accrue, such as the extension of low noise, low distortion, and increased slew rates to circuits operating within the lower regions of their input common-mode ranges.
In carrying out the principles of the present invention, in accordance with exemplary embodiments thereof, methods and associated systems and circuits for asymmetric dynamic biasing are described.
According to one aspect of the invention, bipolar transistors are coupled to differential input voltages in a circuit adapted to provide an output current described by the formula:
Iout=IB(eVd/2VT+e−Vd/2VT) [Equation 3].
According to another aspect of the invention, an example of an amplifier system is disclosed in which a folded cascode is provided with an asymmetrical dynamic bias current.
The invention provides technical advantages including but not limited to an asymmetric dynamic range, increased slew rate, high speed, low noise, and low distortion. These and other features, advantages, and benefits of the present invention will become apparent to one of ordinary skill in the art upon careful consideration of the detailed description of representative embodiments of the invention in connection with the accompanying drawings.
The present invention will be more clearly understood from consideration of the following detailed description and drawings in which:
References in the detailed description correspond to like references in the figures unless otherwise noted. Like numerals refer to like parts throughout the various figures. Descriptive and directional terms used in the written description such as upper, lower, left, right, etc., refer to the drawings themselves as laid out on the paper and not to physical limitations of the invention unless specifically noted. The drawings are not to scale, and some features of embodiments shown and discussed are simplified or exaggerated for illustrating the principles, features, and advantages of the invention.
The invention provides an asymmetric dynamic current generator particularly useful for biasing amplifier input stages. The methods, circuits, and systems of the invention include the bottom rail within the input common-mode range without compromising noise, distortion, or slew rate.
Referring now primarily to
VEE−VBE+VCESAT≦VIN CM≦VCC−2VBE−VCESAT [Equation 2].
It should be understood that the input common-mode range of the circuit 30 is asymmetric, and includes the bottom rail VEE.
A graphical representation of the input common-mode range of the circuit 30 depicted in
Those skilled in the arts will appreciate that the circuit of
Iout=IB(eVd/2VT+e−Vd/2VT) [Equation 3].
The relationship of Equation 3 may alternatively be expressed:
Iout=2IBcosh (Vd/2VT) [Equation 4].
Thus, the invention provides a novel asymmetric dynamic bias generator useful in applications where it is desirable to provide an asymmetric dynamic input range. An example of how an embodiment of the invention may be used in combination with a folded cascode to produce a high performance op amp circuit demonstrates the high slew rate, low distortion, and low noise capabilities of the invention. While the invention has been described with reference to certain illustrative embodiments, the description of the methods and devices described are not intended to be construed in a limiting sense. Various modifications and combinations of the illustrative embodiments as well as other advantages and embodiments of the invention will be apparent to persons skilled in the art upon reference to the description and claims.
Number | Name | Date | Kind |
---|---|---|---|
5512859 | Moraveji | Apr 1996 | A |
5610557 | Jett, Jr. | Mar 1997 | A |
5729177 | Goutti | Mar 1998 | A |
5909136 | Kimura | Jun 1999 | A |
6127868 | Phillips | Oct 2000 | A |
6549070 | Tran et al. | Apr 2003 | B1 |
Number | Date | Country | |
---|---|---|---|
20040212425 A1 | Oct 2004 | US |