Gronowski, Paul E.,, et al., “A 433 Mhz 64b Quad-Issue RISC Microprocessor,” ISSCC Digest Issue Feb. 1996, pp. 222-223, John H. Wuorinen, Castine, ME. |
Jung, Yeon-Jae, et al., “A Low Jitter Dual Loop DLL using Multiple VCDLs with a Duty Cycle Corrector,” VLSI Circuits Digest Issue Jun. 2000, pp. 50-51, Circuits Symposium, Honolulu. |
Nakamura, Kazuyuki, et al., “A CMOS 50% Duty Cycle Repeater Using Complementary Phase Blending,” VLSI Circuits Digest of Technical Papers Jun. 15-17, 2000, pp. 48-49, Circuits Symposium, Honolulu. |