Claims
- 1. In a memory system comprising a plurality of dynamic memory cells, and wherein each cell comprises a switchable cell device and a capacitive node, and wherein said switchable cell device is connected to a bit line to read the charge stored at said node and to a first word line to selectively switch said cell device responsive to a first signal in said word line, and
- wherein the system includes a sense amplifier to sense the read charge on said bit line, the improvement which comprises,
- a cell write device, said cell write device being connected to a write line and to said storage node and also connected to a second word line to selectively switch said cell write device responsive to a second signal in said second word line,
- and means to selectively connect said write line to a low voltage value responsive to a sensed low charge at said capacitive node,
- whereby a sensed low charge in said cell is rewritten independently of said bit line and a high charge in said cell is rewritten by said bit line upon reading.
- 2. The invention as defined in claim 1 wherein said means to selectively connect said write line to low voltage includes a second device connected in series with said cell write device, and means to selectively turn both devices on at the same time to discharge said node.
- 3. The invention as defined in claim 2 wherein said second device is operable by said sense amplifier sensing a low voltage.
- 4. The invention as defined in claim 3 wherein the cell write device is pulsed subsequently to a reading of a node.
- 5. The invention as defined in claim 1 further characterized by isolation means connected to isolate the sense amplifier from said cell after the capacitive node charge has been sensed.
- 6. The invention as defined in claim 5 wherein said isolation means includes a series connected device.
- 7. The invention as defined in claim 6 wherein said series connected device is normally on and means to switch said device off after the capacitive charge is sensed by said sense amplifier.
- 8. The invention as defined in claim 1 wherein said devices are field effect transistors.
- 9. In a memory system comprising a plurality of dynamic memory cells, and wherein each cell comprises a selectable cell device and a capacitive node, and wherein said cell device is connected to a bit line to read the charge stored at said node and to a first word line to selectively select said cell device responsive to a first signal in said word line, and
- wherein the system includes a sense amplifier to sense the read charge on said bit line, the improvement which comprises,
- cell write means independent of said bit line, said cell write means being connected between a write line and said storage node,
- and means to selectively connect said write line to a predetermined voltage value responsive to a sensed low charge at said capacitive node,
- whereby a sensed low charge in said cell is rewritten independently of said bit line and a high charge in said cell is rewritten by said bit line upon reading.
Parent Case Info
This application is a continuation of application Ser. No. 219,697, filed Dec. 24, 1980 and now abandoned.
US Referenced Citations (8)
Non-Patent Literature Citations (2)
Entry |
L. M. Arzubi, IBM Technical Disclosure Bulletin, Aug. 1975, vol. 18, No. 3, pp. 649 & 650, "Two-Device Storage Cell". |
L. M. Arzubi, IBM Technical Disclosure Bulletin, Jul. 1976, vol. 19, No. 2, pp. 407 & 408, "Sense Amplifier for Capacitive Storage". |
Continuations (1)
|
Number |
Date |
Country |
Parent |
219697 |
Dec 1980 |
|