Dynamic memory word line driver scheme

Information

  • Patent Grant
  • 6278640
  • Patent Number
    6,278,640
  • Date Filed
    Thursday, April 13, 2000
    24 years ago
  • Date Issued
    Tuesday, August 21, 2001
    23 years ago
Abstract
A circuit which accurately controls the word line (pass transistor gate) driving voltage to a voltage which is both controlled and is not significantly greater than is needed to drive the word line. The elements of the present invention eliminate the need for a double-boot-strapping circuit, and ensure that no voltages exceed that necessary to fully turn on a memory cell access transistor. Accordingly, voltages in excess of that which would reduce reliability are avoided, and accurate driving voltages are obtained. A DRAM is comprised of word lines, memory cells having enable inputs connected to the word lines, apparatus for receiving word line selecting signals at first logic levels Vss and Vdd, and for providing a select signal at levels Vss and Vdd, a high voltage supply source Vpp which is higher in voltage than Vdd, a circuit for translating the select signals at levels Vss and Vdd to levels Vss and Vpp and for applying it directly to the word lines for application to the enable inputs whereby an above Vdd voltage level word line is achieved without the use of double boot-strap circuits.
Description




FIELD OF THE INVENTION




This invention relates to CMOS dynamic random access memories (DRAMs), and particularly to word line drivers.




BACKGROUND TO THE INVENTION




Dynamic random access memories are generally formed of a matrix of bit lines and word lines with memory cells located adjacent the intersections of the bit lines and word lines. The memory cells are enabled to provide their stored bits to the bit lines or to permit a write operation by signals carried on the word lines.




Each memory cell is typically formed of a bit storage capacitor connected to a reference voltage and through the source-drain circuit of an “access” field effect transistor to an associated bit line. The gate of the field effect transistor is connected to the word line. A logic signal carried by the word line enables the transistor, thus allowing charge to flow through the source-drain circuit of the transistor to the capacitor, or allowing charge stored on the capacitor to pass through the source-drain circuit of the access transistor to the bit line.




In order for the logic level V


dd


potential from the bit line to be stored on the capacitor, the word line must be driven to a voltage above V


dd


+V


tn


, where V


tn


is the threshold voltage of the access transistor including the effects of back bias.




During the early days of DRAM design, NMOS type FETs, that is, N-channel devices were used exclusively. In order to pass a V


dd


+V


tn


level signal to the selected word line, the gate of the pass transistor had to be driven to at least V


dd


+2V


tn


. Furthermore, to allow sufficient drive to achieve a voltage greater than V


dd


+V


tn


on the word line within a reasonable length of time in order to facilitate a relatively fast memory, the gate of the pass transistor is driven to a significantly higher voltage. In such devices, the word line driving signal utilized capacitors in a well-known double-boot strap circuit.




In the above circuit, the boot strapping voltage circuit is designed to exceed the voltage V


dd


+2V


tn


, in order to ensure that temperature, power supply, and process variations would never allow the pass transistor driving voltage to fall below V


dd


+2V


tn


.




However, it has been found that in small geometry VLSI memories, the high voltages provided by the boot-strap circuits can exceed the tolerable voltages in the memory, thus adversely affecting reliability.




SUMMARY OF THE INVENTION




The present invention is a circuit which accurately controls the word line (pass transistor gate) driving voltage to a voltage which is both controlled and is not significantly greater than is needed to drive the word line. The elements of the present invention eliminate the need for a double-boot-strapping circuit, and ensure that no voltages exceed that necessary to fully turn on a memory cell access transistor. Accordingly, voltages in excess of that which would reduce reliability are avoided, and accurate driving voltages are obtained.




According to an embodiment of the invention a dynamic random access memory (DRAM) is comprised of word lines, memory cells having enable inputs connected to the word lines, apparatus for receiving word line selecting signals at first logic levels V


ss


and V


dd


, and for providing a select signal at levels V


ss


and V


dd


, a high voltage supply source V


pp


which is higher in voltage than V


dd


, a circuit for translating the select signals at levels V


ss


and V


dd


to levels V


ss


and V


pp


and for applying it directly to the word lines for application to the enable inputs whereby an above V


dd


voltage level word line is achieved without the use of double boot-strap circuits.




According to another embodiment, a dynamic random access memory (DRAM) is comprised of bit lines and word lines, memory cells connected to the bit lines and word lines, each memory cell being comprised of an access field effect transistor (FET) having its source-drain circuit connected between a bit line and a bit charge storage capacitor, the access field effect transistor having a gate connected to a corresponding word line; a high supply voltage source V


pp


; a circuit for selecting the word line and a circuit having an input driven by the selecting apparatus for applying the V


pp


supply voltage to the word line.











BRIEF INTRODUCTION TO THE DRAWINGS




A better understanding of the invention will be obtained by reference to the detailed description below, in conjunction with the following drawings, in which:





FIG. 1

is a schematic diagram of the invention.











DESCRIPTION OF A PREFERRED EMBODIMENT OF THE INVENTION




Turning now to

FIG. 1

, a CMOS DRAM is comprised of word lines, represented by word line


1


and bit lines, represented by bit lines


2


A,


2


B, etc. Access transistors


3


A,


3


B have their gates connected to the word line; their sources are connected to bit charge storing capacitors


4


A,


4


B, etc. which are also connected to ground. The drains of access transistors


3


A,


3


B, etc. are connected to the bit lines


2


A,


2


B, etc.




With the application of a logic signal of V


dd


+V


tn


to the gate of transistor


3


A,


3


B, etc., V


dd


level on the bit line


2


A,


2


B, etc. is fully transferred to the associated capacitor


4


A,


4


B, etc. during the writing cycle. In the prior art it was necessary to apply a voltage greater than V


dd


+2V


tn


to the gate of an N-channel pass transistor in order to ensure that a voltage in excess of V


dd


+V


tn


would be available at the gates of transistors


3


A,


3


B, etc.




The combination of a bit storing charge capacitor, e.g.


4


A, with an associated access transistor, e.g.


3


A, forms a memory cell in prior art DRAMs.




The word line is selected by means of addresses A


ij


applied to the inputs of a NAND gate


5


. In the prior art a double boot-strap circuit was connected between the output of NAND gate


5


and the word line.




In accordance with the present invention a voltage V


pp


which is higher than the logic level V


dd


+V


tn


is utilized. A level shifter


6


is formed of a pair of cross coupled P-channel transistors


7


A and


7


B. The sources of transistors


7


A and


7


B are connected to the voltage source V


pp


. The level shifter defines a first and a second control node, respectively


8


A and


8


B.




The output of NAND gate


5


is connected through an inverter


9


to the gate of an N-channel FET


10


. FET


10


has its source connected to ground and its drain connected to control node


8


A.




The output of NAND gate


5


is connected to the gate of an N-channel FET


11


, which has its source connected to ground and its drain connected to control node


8


B. A third N-channel FET


12


has its source connected to ground, its drain connected to the drain of transistor


11


, and its gate to control node


8


A.




Control node


8


A (or a buffered version of control node


8


A) is applied to the gate of pass transistor


14


A and pull down transistor


13


A. The source of pass transistor


14


A is connected to V


pp


or to a secondary decoder output which provides a V


ss


or V


pp


level output; its drain to word line


1


. The source of pull down transistor


13


A is connected to ground; the drain is connected to word line


1


.




In operation, assume that the word line


1


has not been selected. At least one address input of NAND gate


5


is low, causing the output of NAND gate


5


to be high, and the output of inverter


9


to be low. Transistor


11


is enabled, pulling node


8


B to ground. Transistor


10


is disabled, allowing transistor


7


A to charge node


8


A to V


pp


. Transistor


12


is thus enabled ensuring that node


8


A is pulled high. The V


pp


level node


8


A disables the pass device


14


A and enables pull down transistor


13


A so that word line


1


is held at ground. Thus transistors


3


A and


3


B are not enabled and are not conducting. The charge stored on capacitors


4


A and


4


B are thus maintained, and are not read to the bit lines.




Assume now that word line


1


is selected. Logic high level address signals at the voltage level V


dd


are applied to the inputs of NAND gate


5


. The output of the NAND gate thus goes to low level. The output of inverter


9


changes to high level, transistor


10


is enabled, and pulls node


8


A toward ground. This causes transistor


7


B to be enabled, and pull node


8


B toward V


pp


. This causes transistor


7


A to be disabled so that node


8


A is pulled to ground, disabling transistor


12


and allowing transistor


7


B to charge node


8


B to V


pp


. The ground level voltage on node


8


A disables pull down transistor


13


A, and enables the pass transistor


14


A so that the word line


1


is driven to a V


pp


level. The voltage on the word line is thus controlled, and depending on whether the word line is selected or not, it switches between ground and V


pp


. With the voltage V


pp


being controlled to V


dd


+V


tn


, the voltage at the gates of the cell access transistors


3


A and


3


B is certain to be V


dd


+V


tn


. However the voltage V


pp


is selected to be less than a voltage that would be in excess of that which would deteriorate reliability of the DRAM.




A person understanding this invention may now conceive of alternative structures and embodiments or variations of the above. All of those which fall within the scope of the claims appended hereto are considered to be part of the present invention.



Claims
  • 1. A dynamic random access memory (DRAM) comprising:bit lines and word lines; memory cells connected to the bit lines and word lines, each memory cell being comprised of an access field effect transistor (FET) having its source-drain circuit connected between a bit line and a high logic level voltage Vdd bit charge storage capacitor, the FET having a gate connected to a corresponding word line; a high voltage supply which supplies a controlled high voltage Vpp which is in excess of the high logic level voltage Vdd but less than a transistor damaging voltage; applying circuitry applying the controlled high voltage Vpp to the word line through the source-drain circuit of a pass FET, the applying circuitry including a level shifter with latching which receives word line selection signals only at Vdd logic levels to drive and latch word line control signals at Vpp voltage levels.
  • 2. A DRAM as defined in claim 1 in which the level shifter is coupled to said high voltage supply, the level shifter having an output coupled to the gate of the pass transistor whose source is coupled to said high voltage supply for passing the controlled Vpp voltage to a selected word line.
Priority Claims (1)
Number Date Country Kind
9007790 Apr 1990 GB
RELATED APPLICATION(S)

This application is a Continuation of Ser. No. 09/123,112, filed Jul. 27, 1998, U.S. Pat. No. 6,061,277, which is a Continuation of Ser. No. 08/515,904, filed Aug. 16, 1995, U.S. Pat. No. 5,822,253, which is a Continuation of Ser. No. 08/205,776, filed Mar. 3, 1994, now abandoned, which is a File Wrapper Continuation of Ser. No. 08/031,898, filed Mar. 16, 1993, now abandoned, which is a Continuation of Ser. No. 07/680,746, filed Apr. 5, 1991, U.S. Pat. No. 5,214,602, which relates to Japanese Application No. 9107165, filed Apr. 5, 1991 and United Kingdom Application No. 9007790.0, filed Apr. 6, 1990, the entire teachings of which are incorporated herein by reference.

US Referenced Citations (21)
Number Name Date Kind
4189782 Dingwall Feb 1980
4344005 Stewart Aug 1982
4442481 Brahmbhatt Apr 1984
4583157 Kirsch et al. Apr 1986
4689504 Raghunathan et al. Aug 1987
4692638 Stiegler Sep 1987
4716313 Hori et al. Dec 1987
4730132 Watanabe et al. Mar 1988
4814647 Tran Mar 1989
4857763 Sakurai et al. Aug 1989
4878201 Nakaizumi Oct 1989
4888738 Wong et al. Dec 1989
5010259 Inoue et al. Apr 1991
5023465 Douglas et al. Jun 1991
5031149 Matsumoto et al. Jul 1991
5038327 Akaogi Aug 1991
5150325 Yanagisawa et al. Sep 1992
5347488 Matsusbita Sep 1994
5351217 Jeon Sep 1994
5377156 Watanabe et al. Dec 1994
5751643 Lines May 1998
Foreign Referenced Citations (2)
Number Date Country
62-178013 May 1987 JP
3-23590 Jan 1991 JP
Continuations (5)
Number Date Country
Parent 09/123112 Jul 1998 US
Child 09/548879 US
Parent 08/515904 Aug 1995 US
Child 09/123112 US
Parent 08/205776 Mar 1994 US
Child 08/515904 US
Parent 08/031898 Mar 1993 US
Child 08/205776 US
Parent 07/680746 Apr 1991 US
Child 08/031898 US