Claims
- 1. A dynamic read/write memory in which refreshing for storage data is performed within a given read/write cycle period, comprising:
- first means, coupled to a word line of said memory, for continuously rendering operative, within the write cycle period, said word line defined by a predetermined address of said memory, said first means including:
- first signal generating means, responsive to a data write request signal, for generating a normal operation request signal which serves to render said word line operative when said data write request signal is supplied,
- selection means, coupled to said first signal generating means and being responsive to a predetermined refreshing operation request signal, for selecting and outputting one of said normal operation request signal and said predetermined refreshing operation request signal, and
- first word line control means, coupled to said selection means and said word line, for generating a word line drive signal on said word line used for performing data writing in said memory, the generation of said word line drive signal being responsive to the selected signal, representing said normal operation request signal, and to a reset signal indicating that a data read request for said memory is disabled; and
- second means, coupled to said first means, for rendering operative said word line only within a given period in the read cycle period.
- 2. A memory according to claim 1, wherein said first means further includes:
- signal latch/transfer control means for providing an output signal, obtained by latching the word line drive signal from said first word line control means, when the data write request signal is generated, and for providing an output signal, obtained by selectively transferring the word line drive signal, when the data write request signal is not generated.
- 3. A memory according to claim 2, wherein said second means includes:
- second signal generating means for supplying the refreshing operation request signal to said selection means to render the word line operative when data refreshing is to be performed.
- 4. A memory according to claim 3, wherein said second means further includes:
- second word line control means for enabling and disabling the word line drive signal to perform data refreshing in response to said refreshing operation request signal.
- 5. A memory according to claim 4, wherein said first means further includes:
- third word line control means, responsive to the output signal from said signal latch/transfer control means, for supplying said first signal generating means with a signal which disables said word line drive signal that was previously enabled by said first word line control means.
- 6. A memory according to claim 2, further comprising:
- a column decoder, coupled to said word line and being responsive to the output signal from said signal latch/transfer control means, for selecting a prescribed memory cell from the memory cells in said memory.
- 7. A memory according to claim 6, further comprising:
- a data sense amplifier, coupled to said word line and responsive to the word line drive signal enabled by said first word line control means, for sensing the storage data in a memory cell of said memory.
- 8. A memory according to claim 1, further comprising:
- a data sense amplifier, coupled to said word line and being responsive to the word line drive signal enabled by said first word line control means, for sensing the storage data in a memory cell of said memory.
- 9. A dynamic read/write memory in which stored data is refreshed within a read cycle period and a write cycle period, comprising:
- first means, coupled to a word line of said memory that is defined by a predetermined address value, for rendering said word line operative substantially continuously within the write cycle period in response to a data write request signal, said first means including:
- first request signal generating means, responsive to said data write request signal, for generating a normal operation request signal,
- selection means, coupled to said first signal generating means and receiving a predetermined refreshing operation request signal, for selecting and outputting one of said normal operation request signal and said predetermined refreshing operation request signal, wherein said normal operation request signal is selected and output when said normal operation request signal is high and is received before said predetermined refreshing operation request signal, and
- first word line control means, coupled to said selection means and receiving a reset signal and the selected signal, for generating a word line drive signal on said word line to render said word line operative, wherein said word line drive signal is generated when the selected signal is the normal operation request signal and the reset signal indicates that a data read request for said memory is disabled; and
- second means, coupled to said first means, for rendering said word line operative only within a portion of the read cycle period, said portion being substantially less than the entire read cycle period.
Priority Claims (1)
Number |
Date |
Country |
Kind |
61-30139 |
Feb 1986 |
JPX |
|
Parent Case Info
This application is a continuation of application Ser. No. 07/012,315, filed Feb. 9, 1987, now abandoned.
US Referenced Citations (10)
Foreign Referenced Citations (4)
Number |
Date |
Country |
0166974 |
Aug 1986 |
EPX |
2543515 |
Apr 1977 |
DEX |
61-029320 |
Jan 1986 |
JPX |
59111894 |
Aug 1987 |
JPX |
Non-Patent Literature Citations (1)
Entry |
Patent Abstracts of Japan, vol. 5, No. 48 (P-55)[720], Apr. 7, 1981 for JP-A-56 3496 (Hitachi Seisakusho K.K.) 14-01-81. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
12315 |
Feb 1987 |
|