Claims
- 1. A switching amplifier, comprising:an input stage having a first node associated therewith; a power stage having a second node associated therewith, an actual loop delay being defined with reference to the first and second nodes; delay detection circuitry for comparing the actual loop delay to a reference loop delay; and a dynamic delay line controlled by the delay detection circuitry for controlling the actual loop delay to correspond to the reference loop delay.
- 2. A switching amplifier, comprising:an input stage for generating a switching signal, the input stage having a first node associated therewith; break-before-make circuitry for generating two drive signals from the switching signal; a power stage including two switches which are alternately driven by the two drive signals, the power stage having a second node associated therewith, an actual loop delay being defined with reference to the first and second nodes; a continuous-time feedback path from the power stage to the input stage; delay detection circuitry for comparing the actual loop delay to a reference loop delay; and a dynamic delay line controlled by the delay detection circuitry for controlling the actual loop delay to correspond to the reference loop delay.
Parent Case Info
The present application claims priority from U.S. Provisional Patent Application No. 60/146,449 for DYNAMIC SWITCHING FREQUENCY CONTROL METHOD FOR A DIGITAL SWITCHING POWER AMPLIFIER filed on Jul. 29, 1999, the entirety of which is incorporated herein by reference for all purposes.
US Referenced Citations (8)
Provisional Applications (1)
|
Number |
Date |
Country |
|
60/146449 |
Jul 1999 |
US |