| Dunlop et al., “A Procedure for Placement of Standard-Cell VLSI Circuits”, IEEE Transactions on Computer Aided Design, vol. CAD-4, No. 1, 1/85, pp. 92-98. |
| Elmore, “The Transient Response of Damped Linear Network with Particular Regard to Wideband Amplifiers”, (1948). Journal of Applied Physics, vol. 19, Jan., pp. 55-63. |
| Fiduccia et al., “A Linear-Time Heuristic for Improving Network Partitions”, 19th Design Automation Conference, IEEE (1982), pp. 175-181. |
| Kleinhans et al., “Gordian: VLSI Placement by Quadratic Programming and Slicing Optimization”, IEEE Transactions on Computer Aided Design, vol. 10, No. 3, Mar. 1991, pp. 356-365. |
| Rubinstein et al., “Signal Delay in RC Tree Networks”, IEEE Transactions on Computer-Aided Design, vol. CAD-2, No. 3, Jul. 1983, pp. 202-211. |
| Ray-Song Tsay et al., “Proud: A Fast Sea-Of-Gates Placement Algorithm”, 25th ACM/IEEE Design Automation Conference, IEEE 1988, pp. 318-323. |
| Shahookar et al., “VLSI Cell Placement Techniques”, ACM Computing Surveys, vol. 23, No. 2, Jun. 1991, pp. 154-220. |
| Gale Morrison, “Synopsys Unveils Physical Compiler”, Electronic News, Nov. 15, 1999, p. 36. |