Claims
- 1. A dynamically controlled amplifier circuit comprising:a first difference circuit having a first primary pair of transistors and a first crossover pair of transistors running in parallel with the first primary pair of transistors; a second difference circuit having a second primary pair of transistors and a second crossover pair of transistors running in parallel with the second primary pair of transistors; and an input terminal coupled to control electrodes of the first primary pair of transistors and to control electrodes of the second primary pair of transistors; wherein an output terminal of the first primary pair of transistors is coupled to control electrodes of the second crossover pair of transistors and an output terminal of the second primary pair of transistors is coupled to control electrodes of the first crossover pair of transistors.
- 2. The amplifier circuit of claim 1 further comprising a first level shifting circuit, wherein the output of the first primary pair of transistors is coupled to control electrodes of the first level shifting circuit, and the first level shifting circuit is coupled to the control electrodes of the second crossover pair of transistors.
- 3. The amplifier circuit of claim 2 further comprising a second level shifting circuit, wherein the output of the second primary pair of transistors is coupled to control electrodes of the second level shifting circuit, and the second level shifting circuit is coupled to the control electrodes of the first crossover pair of transistors.
- 4. The amplifier circuit of claim 1 further comprising an upper voltage supply coupled to the first difference circuit and the second difference circuit.
- 5. The amplifier circuit of claim 1 further comprising a lower voltage supply coupled to the first difference circuit and the second difference circuit.
- 6. The amplifier circuit of claim 1 further comprising an upper supply rail and a lower supply rail.
- 7. The amplifier circuit of claim 1 wherein the first primary pair of transistors and the second primary pair of transistors comprise bipolar junction transistors, and the amplifier circuit further comprises a first degeneration resistor coupled to emitter electrodes of the first primary pair of transistors, and a second degeneration resistor coupled to emitter electrodes of the second primary pair of transistors.
- 8. The amplifier circuit of claim 1 wherein the second primary pair of transistors and the second crossover pair of transistors comprise bipolar junction transistors, and a first current source is coupled to emitter electrodes of the second primary pair of transistors and emitter electrodes of the second crossover pair of transistors.
- 9. The amplifier circuit of claim 1 wherein the first difference circuit comprises a first resistor coupled to the first primary pair of transistors and the first crossover pair of transistors.
- 10. The amplifier circuit of claim 1 wherein the second difference circuit comprises a second resistor coupled to the second primary pair of transistors and the second crossover pair of transistors.
- 11. A dynamically controlled amplifier circuit comprising:a first difference circuit having a first primary differential amplifier and a first crossover differential amplifier running in parallel with the first primary differential amplifier; a second difference circuit having a second primary differential amplifier and a second crossover differential amplifier running in parallel with the second primary differential amplifier; and an input terminal coupled to control electrodes of the first primary differential amplifier and to control electrodes of the second primary differential amplifier; wherein an output terminal of the first primary differential amplifier is coupled to control electrodes of the second crossover differential amplifier and an output terminal of the second primary differential amplifier is coupled to control electrodes of the first crossover differential amplifier.
- 12. The amplifier circuit of claim 11 further comprising a first level shifting circuit coupled to the control electrodes of the second crossover differential amplifier, wherein the output terminal of the first primary differential amplifier is coupled to control electrodes of the first level shifting circuit.
- 13. The amplifier circuit of claim 11 further comprising a second level shifting circuit coupled to the control electrodes of the first crossover differential amplifier, wherein the output terminal of the second primary differential amplifier is coupled to control electrodes of the second level shifting circuit.
- 14. The amplifier circuit of claim 11 wherein the first difference circuit and the second difference circuit have opposite polarities.
- 15. The amplifier circuit of claim 11 further comprising:a first voltage supply coupled to the first difference circuit and the second difference circuit; and a second voltage supply coupled to the first difference circuit and the second difference circuit.
- 16. The amplifier circuit of claim 15 wherein the first voltage supply is at a higher voltage level than the second voltage supply.
- 17. The amplifier circuit of claim 11 further comprising:a first current source coupled to the first primary differential amplifier and the first crossover differential amplifier; and a second current source coupled to the second primary differential amplifier and the second crossover differential amplifier.
- 18. The amplifier circuit of claim 11 wherein the first difference circuit comprises a first resistor coupled to the first primary differential amplifier and the first crossover differential amplifier, and wherein the second difference circuit comprises a second resistor coupled to the second primary differential amplifier and the second crossover differential amplifier.
CROSS-REFERENCE TO RELATED APPLICATION
The present application is a continuation application of co-pending U.S. patent application Ser. No. 09/925,212, filed on Aug. 1, 2001, now U.S. Pat. No. 6,509,794 entitled “Systems For Rail-To-Rail Dynamically Controlled Amplifiers And Input Stages,” which claims priority to U.S. Provisional Application Serial No. 60/223,688, filed on Aug. 8, 2000, both of which are assigned to the present Assignee and incorporated herein by reference in their entireties.
US Referenced Citations (18)
Non-Patent Literature Citations (3)
Entry |
U.S. patent application Ser. No. 09/712,322, Smith, filed Nov. 14, 2000. |
U.S. patent application Ser. No. 09/878,477, Smith, filed Jun. 11, 2001. |
U.S. patent application Ser. No. 60/223,688, Giacomini, filed Aug. 8, 2000. |
Provisional Applications (1)
|
Number |
Date |
Country |
|
60/223688 |
Aug 2000 |
US |
Continuations (1)
|
Number |
Date |
Country |
Parent |
09/925212 |
Aug 2001 |
US |
Child |
10/301375 |
|
US |