Claims
- 1. A level conversion circuit for converting a pair of first-level signals into a pair of second-level signals, said level conversion circuit being supplied with a high-potential power supply voltage and a low-potential power supply voltage, said level conversion circuit comprising:
- input buffer means for converting the pair of first-level signals into a pair of buffered signals which vary within a first voltage range situated below a second voltage range within which the pair of first-level signals vary; and
- an amplifier circuit comprising a plurality of CMOS differential amplifier circuits cascaded, the amplifier circuit converting the pair of buffered signals into the pair of second-level signals varying within a third voltage range broader than the second voltage range of the pair of first-level signals, wherein
- the input buffer means includes a first transistor having a source and drain and a second transistor having a source and drain,
- the source of the first transistor and the source of the second transistor is coupled to a first power supply
- the drain of the first transistor and the drain of the second transistor is coupled to a second power supply by way of
- a pair of buffered signals having a predetermined amplitude is output via connection nodes from the drain of the first transistor and the drain of the second transistor to the amplifier circuit.
- 2. The level conversion circuit as claimed in claim 1, wherein the second voltage range is situated above the low-potential power supply voltage.
- 3. The level conversion circuit as claimed in claim 1, wherein the input buffer circuit comprises a differential amplifier having a pair of MOS transistors.
- 4. The level conversion circuit as claimed in claim 1, wherein the input buffer circuit comprises:
- a first P-channel MOS transistor having a source coupled to a first power supply line of the high-potential power supply voltage via a first resistance network, a gate receiving one of the pair of first-level signals, and a drain coupled to a second power supply line of the low-potential power supply voltage via a second resistance network; and
- a second P-channel MOS transistor having a source coupled to the first power supply line via the first resistance network, a gate receiving the other one of the pair of the first-level signals, and a drain coupled to the second power supply line via the second resistance network.
- 5. A level conversion circuit for converting a pair of first-level signals into a pair of second-level signals, said level conversion circuit being supplied with a high-potential power supply voltage and a low-potential power supply voltage, said level conversion circuit comprising:
- input buffer means for converting the pair of first-level signals into a pair of buffered signals which vary within a first voltage range situated below a second voltage range within which the pair of first-level signals vary; and
- an amplifier circuit comprising a plurality of CMOS differential amplifier circuits cascaded, the amplifier circuit converting the pair of buffered signals into the pair of second-level signals varying within a third voltage range broader than the second voltage range of the pair of first-level signals,
- wherein the input buffer circuit comprises:
- a first P-channel MOS transistor having a source coupled to a first power supply line of the high-potential power supply voltage via a first resistance network, a gate receiving one of the pair of first-level signals, and a drain coupled to a second power supply line of the low-potential power supply voltage via a second resistance network; and
- a second P-channel MOS transistor having a source coupled to the first power supply line via the first resistance network, a gate receiving the other one of the pair of the first-level signals, and a drain coupled to the second power supply line via the second resistance network, and
- wherein the first resistance network comprises a first resistance element connected between the first power supply line and the sources of the first and second P-channel MOS transistors; and
- wherein the second resistance network comprises:
- a first resistance element having a first end connected to the drain of the first P-channel MOS transistor, and a second end;
- a second resistance element having a third end connected to the drain of the second P-channel MOS transistor, and a fourth end; and
- a third resistance element having a fifth end connected to the second and fourth ends, and a sixth end connected to the second power supply line,
- the pair of buffered signals being output via the drains of the first and second P-channel MOS transistors.
- 6. A level conversion circuit for converting a pair of first-level signals into a pair of second-level signals, said level conversion circuit being supplied with a high-potential power supply voltage and a low-potential power supply voltage, said level conversion circuit comprising:
- input buffer means for converting the pair of first-level signals into a pair of buffered signals which vary within a first voltage range situated below a second voltage range within which the pair of first-level signals vary; and
- an amplifier circuit comprising a plurality of CMOS differential amplifier circuits cascaded, the amplifier circuit converting the pair of buffered signals into the pair of second-level signals varying within a third voltage range broader than the second voltage range of the pair of first-level signals, wherein an ith CMOS differential amplifier circuit among the plurality of CMOS differential amplifier circuits comprises:
- a first P-channel MOS transistor having a source connected to a first power supply line of the high-potential power supply voltage via a resistance element, a drain via which a first output signal is output to an (i+1)th CMOS differential amplifier circuit, and a gate receiving a first input signal from an (i-1)th CMOS differential amplifier circuit;
- a second P-channel MOS transistor having a source connected to the first power supply line of the high-potential power supply voltage via the resistance element, a drain via which a second output signal is output to the (i+1)th CMOS differential amplifier circuit;
- a first N-channel MOS transistor having a drain connected to the drain of the first P-channel MOS transistor, a source coupled to a second power supply line of the low-potential power supply voltage, and a gate connected to the drain of the first N-channel MOS transistor; and
- a second N-channel MOS transistor having a drain connected to the drain of the second P-channel MOS transistor, a source coupled to the second power supply line, and a gate connected to the drain of the second N-channel MOS transistor.
- 7. The level conversion circuit as claimed in claim 6, further comprising discharging means for discharging the drains of the first and second P-channel MOS transistors in response to the first and second input signals.
- 8. The level conversion circuit as claimed in claim 6, further comprising:
- a third N-channel MOS transistor having a drain connected to the gate and drain of the first N-channel MOS transistor, a source connected to the source of the first N-channel MOS transistor, and a gate receiving the first input signal; and
- a fourth N-channel MOS transistor having a drain connected to the gate and drain of the second N-channel MOS transistor, a source connected to the source of the second N-channel MOS transistor, and a gate receiving the second input signal.
- 9. A level conversion circuit for converting a pair of first-level signals into a pair of second-level signals, said level conversion circuit being supplied with a high-potential power supply voltage and a low-potential power supply voltage, said level conversion circuit comprising:
- input buffer means for converting the pair of first-level signals into a pair of buffered signals which vary within a first voltage range situated below a second voltage range within which the pair of first-level signals vary; and
- an amplifier circuit comprising a plurality of CMOS differential amplifier circuits cascaded, the amplifier circuit converting the pair of buffered signals into the pair of second-level signals varying within a third voltage range broader than the second voltage range of the pair of first-level signals, wherein one of the plurality of CMOS differential amplifier circuits comprises:
- a first P-channel MOS transistor having a source connected to a first power supply line of the high-potential power supply voltage via a resistance element, a drain via which a first output signal is output to an (i+1)th CMOS differential amplifier circuit, and a gate receiving a first input signal from an (i-1)th CMOS differential amplifier circuit;
- a second P-channel MOS transistor having a source connected to the first power supply line of the high-potential power supply voltage via the resistance element, a drain via which a second output signal is output to the (i+1)th CMOS differential amplifier circuit, and a gate receiving a second input signal from the (i-1)th CMOS differential amplifier circuit;
- a first N-channel MOS transistor having a drain connected to the drain of the first P-channel MOS transistor, a source coupled to a second power supply line of the low-potential power supply voltage, and a gate connected to the drain of the first N-channel MOS transistor;
- a second N-channel MOS transistor having a drain connected to the drain of the second P-channel MOS transistor, a source coupled to the second power supply line, and a gate connected to the drain of the second N-channel MOS transistor; and
- discharging means for discharging the drains of the first and second P-channel MOS transistors in response to the second and first output signals.
- 10. The level conversion circuit as claimed in claim 9, wherein said discharging means comprises:
- a third N-channel MOS transistor having a drain connected to the gate and drain of the first N-channel MOS transistor, a source connected to the source of the first N-channel MOS transistor, and a gate receiving the second output signal; and
- a fourth N-channel MOS transistor having a drain connected to the gate and drain of the second N-channel MOS transistor, a source connected to the source of the second N-channel MOS transistor, and a gate receiving the first output signal.
- 11. A level conversion circuit for converting a pair of first-level signals into a pair of second-level signals, said level conversion circuit being supplied with a high-potential power supply voltage and a low-potential power supply voltage, said level conversion circuit comprising:
- input buffer means for converting the pair of first-level signals into a pair of buffered signals which vary within a first voltage range situated below a second voltage range within which the pair of first-level signals vary;
- an amplifier circuit comprising a plurality of CMOS differential amplifier circuits cascaded, the amplifier circuit converting the pair of buffered signals into the pair of second-level signals varying within a third voltage range broader than the second voltage range of the pair of first-level signals; and
- output buffer means for converting the pair of second-level signals into an output signal.
- 12. The level conversion circuit as claimed in claim 11, wherein the output buffer means comprises a CMOS inverter.
- 13. The level conversion circuit as claimed in claim 1, wherein the pair of first-level signals is a pair of ECL-level signals, and the pair of second-level signals is a pair of CMOS-level signals.
Priority Claims (1)
Number |
Date |
Country |
Kind |
4-276277 |
Oct 1992 |
JPX |
|
Parent Case Info
This application is a continuation of application Ser. No. 08/136,045, filed Oct. 14, 1993, now abandoned.
US Referenced Citations (8)
Foreign Referenced Citations (3)
Number |
Date |
Country |
59-139727 |
Aug 1984 |
JPX |
63-015519 |
Jan 1988 |
JPX |
3-283813 |
Dec 1991 |
JPX |
Continuations (1)
|
Number |
Date |
Country |
Parent |
136045 |
Oct 1993 |
|