Claims
- 1. A latch circuit comprising:
- a first gate circuit having input terminals for receiving a data signal and a clock signal, and having an output terminal providing the data signal in response to the clock signal;
- a second gate circuit having a first input terminal operatively connected to the output terminal of said first gate circuit for receiving the data signal, having a second input terminal and having an output terminal;
- a third gate circuit having a first input terminal operatively connected to receive an inverted clock signal, having a second input terminal and having first and second output terminals;
- a first feedback line connected between the output terminal of said second gate circuit and the second input terminal of said third gate circuit;
- a second feedback line connected between the first output terminal of said third gate circuit and the second input terminal of said second gate circuit, the second output terminal of said third gate circuit and the output germinal of said second gate circuit outputting complementary signals in response to a latched state of said latch circuit; and
- noise resistance means, operatively connected to only said second feedback line including at least a signal delay element, for eliminating noise in said second feedback line and maintaining operation speed of said latch circuit.
- 2. A latch circuit according to claim 1, wherein said noise resistance circuit further includes a filter circuit.
- 3. A latch circuit according to claim 2, wherein said first, second and third gate circuits are NOR gate circuits.
- 4. A latch circuit according to claim 2 wherein said filter circuit includes:
- a resistor; and
- a capacitor operatively connected in series with said resistor.
- 5. A latch circuit according to claim 4, wherein said latch circuit is formed in a semiconductor device.
- 6. A latch circuit according to claim 5, wherein said resistor is formed in a diffused region.
- 7. A latch circuit according to claim 6, wherein said capacitor is formed in a depletion layer adjacent to said resistor diffused region.
- 8. A latch circuit according to claim 1, wherein said latch circuit is formed in a semiconductor device.
- 9. A latch circuit according to claim 8, wherein said semiconductor device is a bipolar-type semiconductor device.
- 10. A latch circuit according to claim 9, wherein said gate circuits are formed employing emitter-coupled logic.
- 11. A latch circuit, comprising:
- a first OR gate circuit, operatively connected to receive a data signal and a clock signal, and having a noninverted output terminal and an inverted output terminal;
- a second OR gate circuit having a first input terminal operatively connected to receive an inverted clock signal and having a second input terminal, a non-inverted output terminal, and an inverted output terminal;
- an AND gate circuit having first and second input terminals and having first and second output terminals;
- a wired OR gate circuit having first and second input terminals, said non-inverted output terminal of said first OR gate circuit operatively connected to the first input terminal of said AND gate circuit, and said inverted output terminal of said first OR gate circuit operatively connected to the first input terminal of said wired OR gate circuit, said inverted output terminal of said second OR gate circuit operatively connected to the second input terminal of said wired OR gate circuit, and said non-inverted output terminal of said second OR gate circuit operatively connected to the second input terminal of said AND gate circuit,
- an output terminal of said wired OR gate circuit and the first output terminal of said AND gate circuit outputting complementary signals;
- a feedback line connected between the second output terminal of said AND gate circuit and the second input terminal of said second OR gate circuit; and
- noise resistance means, operatively connected to said feedback line, including at least a signal delay element.
- 12. A latch circuit comprising:
- a first gate circuit for receiving a data signal and a clock signal, and having an output terminal outputting the data signal in response to the clock signal;
- a second gate circuit having a first input terminal operatively connected to said output terminal of said first gate circuit and having a second input terminal, and having first and second output terminals;
- a third gate circuit having first and second input terminals and having first and second output terminal;
- a first feedback line connected between said second output terminal of said second gate circuit and said second input terminal of said third gate circuit;
- a second feedback line connected between said first output terminal of said third gate circuit and said second input terminal of said second gate circuit; and
- noise resistance means, operatively connected to only said first feedback line, including at least a signal delay element.
- 13. A latch circuit according to claim 12, wherein one of said first and second output terminals of said third gate circuit is a non-inverted output terminal.
- 14. A latch circuit comprising:
- a first gate circuit having input terminals for receiving a data signal and a clock signal, and having an output terminal providing the data signal in response to the clock signal;
- a second gate circuit having a first input terminal operatively connected to the output terminal of said first gate circuit for receiving the data signal, having a second input terminal, and having an output terminal;
- a third gate circuit having a first input terminal operatively connected to receive an inverted clock signal, having a second input terminal, and having first and second output terminals;
- a first feedback line connected between the output terminal of said second gate circuit and the second input terminal of said third gate circuit;
- a second feedback line connected between the first output terminal of said third gate circuit and the second input terminal of said second gate circuit, the second output terminal of said third gate circuit and the output terminal of said second gate circuit outputting complementary signals in response to a latched state of said latch circuit; and
- noise resistance means, operatively connected to only said second feedback line, including at least a signal delay element, for eliminating noise in said second feedback line and maintaining operation speed of said latch circuit, said noise resistance circuit including:
- an amplifier circuit including a signal delay element having a predetermined delay time and a signal amplifying element having a predetermined amplification.
- 15. A latch circuit according to claim 14, wherein said amplifier circuit includes a differential amplifier.
- 16. A latch circuit according to claim 15, wherein said differential amplifier includes transistors.
Priority Claims (2)
Number |
Date |
Country |
Kind |
59-242371 |
Nov 1984 |
JPX |
|
60-074085 |
Apr 1985 |
JPX |
|
Parent Case Info
This is a continuation of copending application Ser. No. 07/412,624 filed on Sept. 26, 1989, which is a continuation of Ser. No. 07/188,667 filed Apr. 29, 1988, which is a continuation of Ser. No. 07/094,078 filed Sept. 8, 1987, which is a continuation of Ser. No. 06/798,294, filed Nov. 15, 1985, now abandoned.
US Referenced Citations (3)
Non-Patent Literature Citations (1)
Entry |
198, 1977 IEEE Int. Solid-State Circuits Conference Session XVI: High Speed Logic. |
Continuations (4)
|
Number |
Date |
Country |
Parent |
412624 |
Sep 1989 |
|
Parent |
188667 |
Apr 1988 |
|
Parent |
94078 |
Sep 1987 |
|
Parent |
798294 |
Nov 1985 |
|