Claims
- 1. A MESFET device for converting an ECL voltage signal to a predetermined voltage signal, comprising:
- a pair of load element means for transforming an ECL voltage signal and a predetermined reference voltage into a corresponding signal current and a corresponding reference current to provide pull up;
- a pair of driver element means connected to said pair of load element means for outputting a predetermined voltage signal representation of the ECL voltage signal at a first output node;
- positive feedback means connected to said first output node and to one of said pair of driver element means for increasing a gain of said pair of driver element means;
- a third load element means having an input connected to said first output node of said pair of load element means;
- wherein said third load element means and said third driver element means have a substantially similar structure and topology to said pair of load element means and driver element means and wherein said predetermined reference voltage is derived from a signal source which supplies an ECL logical one level signal, said signal source being associated with a circuit supplying the ECL voltage signal such that said predetermined reference voltage tracks any voltage level changes in said ECL logic one level signal.
- 2. A MESFET device for converting an ECL voltage signal to a predetermined voltage signal as defined in claim 1, wherein said predetermined reference voltage is derived from a resistive voltage divider network coupled to a first predetermined voltage source.
- 3. A gallium arsenide device for converting an ECL voltage signal to a gallium arsenide voltage signal, comprising:
- means for transforming the ECL voltage signal and a predetermined reference voltage into a corresponding signal and a reference current to provide pull up including a pair of gallium arsenide depletion mode field effect transistors;
- means for outputting the gallium arsenide voltage signal representation of the ECL voltage signal including a pair of gallium arsenide enhancement mode field effect transistors connected to said pair of gallium arsenide depletion mode field effect transistors;
- positive feedback means for increasing the gain of said pair of gallium arsenide enhancement mode field effect transistors and connected to said pair of gallium arsenide enhancement mode field effect transistor means;
- at least a third gallium arsenide depletion mode field effect transistor connected to a third gallium arsenide enhancement mode field effect transistor, said third gallium arsenide enhancement mode field effect transistor having a gate connected to an output of said pair of gallium arsenide depletion mode field effect transistors;
- wherein said third gallium arsenide depletion mode field effect transistor and said third gallium arsenide enhancement mode field effect transistor have a substantially similar structure and topology to said pair of gallium arsenide depletion mode and gallium arsenide enhancement mode transistors.
- 4. A gallium arsenide device for converting an ECL voltage signal to a gallium arsenide voltage signal as defined in claim 3, wherein said predetermined reference voltage is supplied by a resistive voltage divider network connected to a first predetermined voltage source.
- 5. A gallium arsenide device for converting an ECL signal to a gallium arsenide signal, comprising:
- a first gallium arsenide depletion mode field effect transistor and a second gallium arsenide depletion mode field effect transistor, each having a respective gate, source and drain and having their drains connected to a first predetermined voltage source, said first gallium arsenide depletion mode field effect transistor having its gate coupled for receiving the ECL signal and said second gallium arsenide depletion mode field effect transistor having its gate connected to receive a predetermined reference voltage;
- a first gallium arsenide enhancement mode field effect transistor and a second gallium arsenide enhancement mode field effect transistor, each having a respective gate, source and drain and having their sources connected to a second predetermined voltage source, said first gallium arsenide enhancement mode field effect transistor having its drain connected to said source of said first gallium arsenide depletion mode field effect transistor, said second gallium arsenide enhancement mode field effect transistor having its gate connected to said source of said first gallium arsenide depletion mode field effect transistor and said second gallium arsenide enhancement mode field effect transistor having its drain connected to said source of said second gallium arsenide depletion mode field effect transistor and to said gate of said first gallium arsenide enhancement mode field effect transistor, the gallium arsenide signal appearing on said drain of said first gallium arsenide enhancement mode field effect transistor;
- a third gallium arsenide depletion mode field effect transistor having a gate, a source and a drain, having its gate connected to its source, is drain connected to said first predetermined voltage source and having a structure similar to said first gallium arsenide depletion mode field effect transistor and said second gallium arsenide depletion mode field effect transistor; and
- a third gallium arsenide enhancement mode field effect transistor having a gate, a source and a drain and having its drain connected to said source of said third gallium arsenide depletion mode field effect transistor, haing its source connected to said second predetermined voltage source and having its gate connected to said drain of said first gallium arsenide enhancement mode field effect transistor and having a structure similar to said first gallium arsenide depletion mode field effect transistor and said second gallium arsenide depletion mode field effect transistor;
- wherein said third depletion and enhancement transistors have a substantially similar structure to said first and second of depletion and enhancement transistors.
- 6. A gallium arsenide device for converting an ECL voltage signal to a gallium arsenide voltage signal as defined in claim 5, wherein said predetermined reference voltage is derived from a signal source which supplies an ECL logic on level signal, said signal source being associated with a circuit supplying the ECL voltage signal, such that said predetermined reference voltage tracks level changes in said ECL logic one level signal.
- 7. A gallium arsenide device for converting an ECL voltage signal to a gallium arsenide voltage signal as defined in claim 6, wherein said predetermined reference voltage is derived from a resistive voltage divider network connected to said first predetermined voltage source.
CROSS-REFERENCE TO RELATED APPLICATION
This is a continuation-in-part of application Ser. No. 785,298 filed Oct. 7, 1985.
US Referenced Citations (2)
Number |
Name |
Date |
Kind |
4150308 |
Adlhoch |
Apr 1979 |
|
4375677 |
Schuermeyer |
Mar 1983 |
|
Foreign Referenced Citations (1)
Number |
Date |
Country |
0211027 |
Jun 1984 |
DEX |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
785298 |
Oct 1985 |
|