Claims
- 1. A nonvolatile semiconductor memory device with electrically selectable, erasable and programmable functions and having a plurality of memory cells arranged in a matrix form, each of said memory cells fabricated in an FET-based technology and comprising:a detection transistor having a floating gate, a control gate, an n+-doped source region, and an n+-doped drain region, the floating gate partially covering the n+-doped source and drain regions yet separated from at least a portion of the covered source region and a portion of the covered drain region by an oxide layer, the control gate comprising: an n+-doped diffusion region as a first conductive layer; and a second conductive layer, partially covering the n+-doped diffusion region yet separated from said n+-doped diffusion region by an oxide layer; a tunnel condenser for properly defining the voltage transferred to the floating gate of said detection transistor, the tunnel condenser having a conductive layer partially covering the n+-doped drain region by the detection transistor yet separated from at least a portion of the n+-doped drain region of the detection transistor by a thin oxide zone; and a selection transistor for properly selecting a predetermined memory cell, the selection transistor having a gate electrode connected to the word line of the memory matrix, an n+-doped source region partially covered by the conductive layer of the tunnel condenser yet separated from at least a portion of the covered n+-doped source region of the selection transistor by the thin oxide zone, and an n+-doped drain region connected to a bit line of the memory matrix, wherein a single layer of polysilicon is used for the gate electrode of said selection transistor, the floating gate of said detection transistor, the second conductive layer of said control gate means, and the first conductive layer of said tunnel condenser, and wherein said n+-doped diffusion region representing the first conductive layer of said control gate means is at least partially contiguous with the n+-doped drain region of the detection transistor and the n+-doped source region of the selection transistor and is closed and isolated from the diffusion regions of the other cells of the memory matrix.
- 2. A nonvolatile semiconductor memory device according to claim 1, wherein the single layer of polysilicon comprises:a straight strip portion forming the gate electrode of said selection transistor; and a U-portion including: a first branch substantially superimposed on said n+-doped diffusion region and forming the second conductive layer of said control gate means, a second branch superimposed on the thin oxide zone and forming the conductive layer of said tunnel condenser, and a third branch superimposed on said n+-doped drain region of the detection transistor and forming the floating gate of said detection transistor.
- 3. A nonvolatile semiconductor memory device according to claim 2, further including an n+-doped output region, a portion of the output region being covered by the straight strip portion, yet separated from the straight strip portion of an oxide layer.
- 4. A nonvolatile semiconductor memory device with electrically selectable, erasable and programmable functions and having a plurality of memory cells arranged in a matrix form, each of said memory cells formed on a p-type semiconductor substrate and fabricated in an FET-based technology and comprising:a first n+-doped active area embedded in the p-type semiconductor substrate and representing the bit line connecting all said memory cells, wherein an ohmic contact is formed in said first active area; a second n+-doped active area embedded in the p-type semiconductor substrate parallel to said first active area and representing the control gate line of a memory cell, wherein an ohmic contact is formed in said second active area; a third n+-doped active area; a fourth n+-doped active area; a fifth n+-doped active area; a first conductive region covering portions of the first, second, third and fifth n+-doped active areas, yet separated from each of the first, second, third and fifth n+-doped active areas by an oxide layer; a second conductive region covering portions of each of the fourth and fifth n+-doped active regions, yet separated from each of the fourth and fifth n+-doped active regions by the oxide layer, the second conductive region also covering a portion of the third n+-doped active region yet separated from at least a portion of the third n+-doped active region by a thin oxide zone, the first and second conductive layers being formed from a single layer of polysilicon; a detection transistor having a floating gate, comprising a first portion of the second conductive region, and n+-doped source and drain regions, comprising the fourth and third n+-doped active regions, respectively; control gate means, comprising: an n+-doped diffusion layer; and a second layer, comprising the second conductive layer superimposed on yet separated from said n+-doped diffusion region by the oxide layer, wherein said n+-doped diffusion layer is partially contiguous with said third and fifth active areas and is closed and isolated from the diffusion region of the other cells of the memory matrix; a tunnel condenser for properly defining the voltage transferred to the floating gate of said detection transistor, comprising a second portion of the second conductive layer separated from at least a portion of the third active region by a thin oxide zone; and a selection transistor for properly selecting a predetermined memory cell, including: a gate electrode, comprising a portion of the first conductive layer connected to the word line of the memory matrix, an n+-doped source region comprising the third active region, and a drain region comprising the first active region.
- 5. A nonvolatile semiconductor memory device with electrically selectable, erasable and programmable functions and having a plurality of memory cells arranged in a matrix form, each of said memory cells being formed on a p-type semiconductor substrate and fabricated in an FET-based technology and comprising:a first n+-doped active area having first, second, third and fourth portions embedded in the p-type semiconductor substrate, the first portion representing the bit line connecting all said memory cells wherein an ohmic contact is formed; a second n+-doped active area embedded in the p-type semiconductor substrate parallel to said first active area having first and second portions embedded in the p-type substrate, the first portion representing the control gate line of a memory cell wherein an ohmic contact is formed; a detection transistor having a floating gate, an n+-doped source region belonging to the fourth portion of the first active area and an n+-doped drain region belonging to the third portion of the first active area; control gate means, comprising: an n+-doped diffusion region as a first conductive layer; and a second conductive layer separated from said n+-doped diffusion region by an oxide layer, wherein said n+-doped diffusion region of said control gate means is partially contiguous with the second portion of the second active area and with the second and third portions of the first active area, and is closed and isolated from the diffusion region of the other cells of the memory matrix; a tunnel condenser for properly defining the voltage transferred to the floating gate of said detection transistor having a first conductive layer at least partially separated by a thin oxide zone from a second conductive layer, the second conductive layer being substantially formed of said n+-doped diffusion region of the control gate means; a selection transistor for properly selecting a predetermined memory cell having a gate electrode connected to the word line of the memory matrix and an n+-doped drain region belonging to the first portion of the first active region and an n+-doped source region belonging to the second portion of the first active region; a single-layer of polysilicon comprising: a first portion forming the gate electrode of said selection transistor; and a second portion comprising: a straight strip part substantially superimposed on said n+-doped diffusion region, the second portion of the first active area, and said second portion of the second active area, and forming the second conductive layer of said control gate means; a first branch superimposed on at least a portion of the thin oxide zone and on a portion of said second and third portions of said first active area and forming the first conductive layer of said tunnel condenser; and a second branch superimposed on said third and fourth portions of said first active area, and forming the floating gate of said detection transistor.
- 6. An electrically erasable, programmable nonvolatile semiconductor memory device having a plurality of memory cells arranged in a matrix, each of said memory cells comprising:a control gate having a conductive region diffused in a substrate, and a conductive polysilicon layer overlying the diffused conductive region and separated therefrom by an oxide layer; a detection transistor having conductive source and drain regions, and a gate formed by a first elongate arm of the conductive polysilicon layer extending from said control gate; a tunnel condenser formed by a second elongate arm of the conductive polysilicon layer extending from said control gate over a portion of the drain of said detection transistor and separated therefrom by a thin oxide zone; and a selection transistor having a conductive source region connected to the drain of said detection transistor, a conductive drain region connected to a bit line, and a gate connected to a word line; wherein a single polysilicon layer is used to form the conductive polysilicon portion of said control gate, the first and second portion extending from the control gate polysilicon layer, and the gate of said selection transistor, and wherein the conductive region of said control gate diffused in the substrate is closed and isolated from diffusion regions of the other cells of the memory matrix.
- 7. The device of claim 6, wherein the second portion of the conductive polysilicon layer extends over the connection between the detection transistor drain region and the selection transistor source region.
- 8. The device of claim 6, wherein the selection transistor source has a first branch connected to the detection transistor drain region to define a second diffused region in the substrate, and further comprising a second branch of the second diffused region in the substrate, wherein the thin oxide zone is formed over such second branch.
- 9. The device of claim 6, wherein all of the conductive regions in the substrate, and the conductive polysilicon layer, are doped n-type.
Priority Claims (1)
Number |
Date |
Country |
Kind |
22800 A/86 |
Dec 1986 |
IT |
|
Parent Case Info
This reissue application is a continuation of reissue application Ser. No. 08/242,803, filed May 13, 1994, now abandoned, which is a continuation of reissue application Ser. No. 07/901,254, filed Jun. 19, 1992, now abandoned, which is a reissue application for the reissue of U.S. Pat. No. 4,935,790 granted Jun. 19, 1990.
US Referenced Citations (10)
Foreign Referenced Citations (3)
Number |
Date |
Country |
0035160 |
Sep 1981 |
EP |
0054355 |
Jun 1982 |
EP |
0092488 |
Jun 1982 |
JP |
Non-Patent Literature Citations (6)
Entry |
Hsieh et al., “Electrically Alterable Memory Cell with Independent Erase Input”, IBM Technical Disclosure Bulletin, vol. 23 No. 2, Jul. 1980, pp. 661-663.* |
“Bit-by-Bit Erasable EEPROM with Single Transistor Per Bit”. Masuoka Conference: International Electron Devices Meeting, Washington D.C., Dec. 7-9, 1981, IEDM 81 pp. 20-23.* |
“High Density Single-Poly Si Structure EEPROM with LB (Lowered Barrier Height) Oxide for VLSI's” Matsukawa et al., 1986.* |
“Analysis and Modeling of Floating-Gate EEPROM Cells”, Kolodny et al., IEEE Transaction on Electron Devices, vol. Ed-33, No. 6, Jun. 1986.* |
Modelling of Write/Erase and Charge Retention Characteristics of Floating Gate EEPROM Devices, A. Bhattacharyya, Solid-State Electronics, vol. 27, No. 10, pp. 899-906; 1986.* |
“An EEPROM for Microprocessors and Custom Logic”, Cuppens et al., IEEE Journal of Solid-State Circuits, vol. SC-20, Apr. 1985. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
07/136652 |
Dec 1987 |
US |
Child |
08/376300 |
|
US |
Continuations (2)
|
Number |
Date |
Country |
Parent |
08/242803 |
May 1994 |
US |
Child |
07/136652 |
|
US |
Parent |
07/901254 |
Jun 1992 |
US |
Child |
08/242803 |
|
US |
Reissues (1)
|
Number |
Date |
Country |
Parent |
07/136652 |
Dec 1987 |
US |
Child |
08/376300 |
|
US |