Claims
- 1. In integrated circuit device having a plurality of nonvolatile memory cells arranged in rows and columns, each memory cell comprising:
a semiconductor substrate having a major P-type region with isolated N-type regions formed therein, and having layers of insulators and conductors formed thereon; a floating-gate transistor disposed on the substrate and having a floating gate and a control gate; a tunneling capacitor disposed on the substrate near the floating-gate transistor, the tunneling capacitor having an ultrathin tunnel oxide layer overlying an N-type region of the substrate, the tunnel oxide layer being confined entirely within a thin oxide shelf that is several times thicker than the tunnel oxide layer; and a biasing capacitor connected in series with the tunneling capacitor; wherein the floating gate of the floating-gate transistor forms a common capacitor plate of the tunneling capacitor and the biasing capacitor, the capacitor plate lying atop the tunnel oxide layer and atop adjacent portions of the surrounding thin oxide shelf.
- 2. The device of claim 1 wherein the biasing capacitor has a second capacitor plate defined by an N-type region of the substrate.
- 3. The device of claim 1 wherein the common capacitor plate comprises a portion of a polysilicon layer at a first conductive level above the substrate, and further comprising a silicided polysilicon layer at a second conductive level above the substrate, the silicided polysilicon layer having a portion defining a second capacitor plate of the biasing capacitor.
CROSS REFERENCE TO RELATED APPLICATION
[0001] This application is a division of application Ser. No. 08/903,608, filed on Jul. 31, 1997.
Divisions (1)
|
Number |
Date |
Country |
Parent |
08903608 |
Jul 1997 |
US |
Child |
09195089 |
Nov 1998 |
US |