Claims
- 1. A semiconductor device formed on the surface of a semiconductor substrate including an SRAM cell with a resistor comprising:
- a gate oxide layer formed upon said substrate,
- a control gate formed from a first polycrystalline silicon containing layer formed on said gate oxide layer, said control gate having been patterned into a control gate stack with sidewalls,
- dielectric spacers forming steps on the sidewalls of said control gate stack,
- a blanket, interpolysilicon dielectric layer formed over said device including said control gate, said spacers and said surface of said substrate aside from said stack and said spacers, with said steps on either side of said control gate,
- an upper polycrystalline silicon containing layer formed over said interpolysilicon dielectric layer, said upper layer having been doped in a blanket implant of a light dose of dopant including highly resistive regions with far higher resistivity over said steps.
- 2. The device of claim 1 wherein said light dose of dopant is selected from arsenic, phosphorus, boron, and BF.sub.2 ions having been implanted within the range from about 1E13cm.sup.-2 to about 1E14cm.sup.-2.
- 3. The device of claim 1 wherein said light dose comprises arsenic ions having been implanted within the range from about 2E14cm.sup.-2 to about 5E15cm.sup.-2.
- 4. The device of claim 3 wherein said said first polycrystalline silicon containing control gate layer has a thickness from about 2,000 .ANG. to about 5,000 .ANG., and said upper polycrystalline silicon containing layer has a thickness from about 300 .ANG. to about 1,500 .ANG. and said interpolysilicon dielectric layer has a thickness from about 500 .ANG. to about 3,000 .ANG..
- 5. The device of claim 4 wherein contacts are formed on said device, into a region having been doped with a dose comprising phosphorus ions implanted within the range from about 2E14cm.sup.-2 to about 5E15cm.sup.-2.
- 6. A semiconductor device on a semiconductor substrate including an SRAM cell with a resistor comprising:
- a gate oxide layer on said substrate,
- a control gate formed on said gate oxide layer, said control gate having a thickness between about 2,000 .ANG. and about 5,000 .ANG. and containing polycrystalline silicon,
- silicon dioxide spacers adjacent to said control gate forming steps on either side of said control gate,
- a dielectric layer over said control gate, said spacers and said substrate, said dielectric layer having a thickness between about 300 .ANG. and about 1,500 .ANG.,
- an upper layer containing polycrystalline silicon extending formed over said dielectric layer including said steps, said upper silicon layer having a thickness between about 300 .ANG. and about 1,500 .ANG., and
- said upper layer having been implanted with a light dose of dopant sufficient to form a resistor including ion implanting resistive regions with higher resistivity in the regions over said steps on either side of said control gate with a far lower resistivity aside from said steps, and
- contact regions in said resistor and metal vias on both sides of said control gate connected to said contact regions.
- 7. The device of claim 6 wherein said dopant is selected from the group consisting of arsenic, phosphorus, boron, and BF.sub.2 ions, said ions having been implanted within the range from about 1E13cm.sup.-2 to about 1E14cm.sup.-2.
- 8. The device of claim 6 wherein said light dose comprises arsenic ions which had been implanted within the range from about 2E13cm.sup.-2 to about 1E14cm.sup.-2.
- 9. The device of claim 6 wherein said light dose comprises phosphorus ions which had been implanted within the range from about 2E14cm.sup.-2 to about 5E15cm.sup.-2.
- 10. A semiconductor device on a semiconductor substrate including an SRAM cell with a resistor comprising:
- a gate oxide layer on said substrate,
- a control gate comprising a first polycrystalline silicon containing layer on said gate oxide layer, said first polycrystalline silicon containing layer having a thickness between about 2,000 .ANG. and about 5,000 .ANG.,
- spacers composed of silicon dioxide formed adjacent to said control gate forming steps on either side of said control gate,
- an interpolysilicon dielectric layer formed over said control gate and said steps, said dielectric layer having a thickness between about 300 .ANG. and about 1,500 .ANG.,
- a second polycrystalline silicon containing layer extending over said interpolysilicon dielectric layer including said steps, said second polycrystalline silicon containing layer having a thickness between about 300 .ANG. and about 1,500 .ANG.,
- said second polycrystalline silicon containing layer having been implanted with a light dose of dopant sufficient to form a resistor including ion implanted resistive regions with far higher resistivity of about 1580 gigaohms/square in the regions over said steps on either side of said control gate and a lower resistivity on the order of about 100 gigaohms/square elsewhere,
- contact openings over the flat areas of said second polycrystalline silicon which overlie said gate oxide layer having been doped to form contacts below said contact openings in said flat areas on said gate oxide layer,
- a BPSG layer over said device with via openings in said BPSG layer over said contacts, and
- metal vias formed in said via openings.
- 11. The semiconductor device in accordance with claim 10 wherein said dopant selected from the group consisting of arsenic, phosphorus, boron, and BF.sub.2 ions had been implanted within the range from about 1E13cm.sup.-2 to about 1E14cm.sup.-2.
- 12. The device in accordance with claim 10 wherein said dopant selected from the group consisting of arsenic, phosphorus, boron, and BF.sub.2 ions, said dopant having been implanted within the range from about 1E13cm.sup.-2 to about 1E14cm.sup.-2 having been applied at from about 20 keV to about 100 keV.
- 13. The device in accordance with claim 10 wherein said light dose comprises arsenic ions implanted within the range from about 2E13cm.sup.-2 to about 1E14cm.sup.-2.
- 14. The device in accordance with claim 10 wherein said dopant selected from the group consisting of arsenic, phosphorus, boron, and BF.sub.2 ions, said ions had been implanted within the range from about 1E13cm.sup.-2 to about 1E14cm.sup.-2, having been applied at from about 20 keV to about 100 keV.
- 15. The semiconductor device in accordance with claim 10 wherein said light dose comprises arsenic ions which had been implanted within the range from about 2E13cm.sup.-2 to about 1E14cm.sup.-2 having been applied at from about 20 keV to about 100 keV.
Parent Case Info
This application is a Divisional of application Ser. No. 08/266,504, filed Jun. 27, 1994, which is now U.S. Pat. No. 5,514,617.
US Referenced Citations (3)
Number |
Name |
Date |
Kind |
5087956 |
Ikeda et al. |
Feb 1992 |
|
5268325 |
Spinner, III et al. |
Dec 1993 |
|
5543652 |
Ikeda et al. |
Aug 1996 |
|
Non-Patent Literature Citations (1)
Entry |
Ohzone et al., "A 2K.times.8-Bit Static MOS RAM with a New Memory Cell Structure", IEEE Journ. of SS Cir., vol. SC-15, No. 2, Apr. 1980 pp. 201-205. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
266504 |
Jun 1994 |
|