Claims
- 1. A host system comprising:a memory; a plurality of data buffers that store data distributed throughout said memory; a device driver that generates a descriptor queue containing entries identifying locations of data buffer and actions to be taken relative to data in said buffers; and a status queue that holds information regarding actions done to data in said data buffers wherein said device driver monitors the status queue and returns buffers to a free buffer pool based upon a predetermined condition detected at said status queue.
- 2. A data transfer mechanism for use in a computer comprising:a memory; a descriptor queue position in said memory; a device driver that generates and loads entries in said descriptor queue, said entries at least indicating locations whereat data buffers are located in the memory; a single channel adapter; a bus operatively coupling the single channel adapter to the memory; a descriptor base address register positioned in the adapter; a descriptor count register positioned in the adapter; a descriptor current address register positioned in the adapter; a descriptor enqueue register positioned in the adapter wherein each of the registers is loaded with control information by said device driver at an initialization period; a memory, in said adapter, that temporarily stores descriptors; and a state machine that accesses selected ones of the registers and transfer multiple descriptors in a single burst mode from the descriptor queue to the memory based upon information contained in said selected ones of the registers.
- 3. The data transfer mechanism of claim 2 wherein the state machine further causes data to be transferred from the adapter across the bus into the data buffers or from the data buffers across the bus into the adapter.
- 4. The data transfer mechanism of claim 2 wherein the state machine further causes data to be transferred from the data buffers across the bus into the adapter based upon information stored in prefetched descriptors placed into the memory by said state machine at a time preceding data transfer.
CROSS REFERENCES TO RELATED PATENT APPLICATION
This patent application is a Divisional of patent application Ser. No. 08/847,034, filed May 1, 1997, U.S. Pat. No. 6,049,842.
US Referenced Citations (12)
Non-Patent Literature Citations (2)
Entry |
IBM Technical Disclosure Bulletin, V34 #5 10/91 “Creating Reference History for Optical Via Dismount Delay”. |
IBM Technical Disclosure Bulletin V36 #1 01/93 “Asynchronous/Queued I/O Processor Architecture”. |