Claims
- 1. A DENMOS transistor for ESD protection located in a substrate, comprising:
- a p-type tank region located in said substrate;
- a drain extended region located in said p-type tank region;
- a drain region located within said drain extended region;
- a n-well region located in said p-type tank region;
- a source region located partly within said n-well region and partly within said p-type tank region;
- a field oxide region located over a portion of said drain extend region;
- a gate oxide located adjacent said field oxide region and extending from said field oxide region to said source region; and
- a gate electrode extending over said gate oxide and part of said field oxide region, wherein said drain extended region overlaps a portion of said gate electrode extending over said gate oxide to a distance corresponding to maximum substrate current under ESD conditions.
- 2. The DENMOS of claim 1, wherein said p-type tank region has a resistivity on the order of 30 Kohm-.mu.m.
- 3. The DENMOS of claim 1, further comprising a resistor connected between said gate electrode and said source region.
- 4. The DENMOS of claim 3, wherein said resistor is located within said n-well region.
- 5. The DENMOS of claim 3, wherein said resistor is in the range of 10-20 Kohms.
- 6. The DENMOS of claim 3, wherein said overlap of said drain extended region and said gate electrode is on the order of 2 .mu.m.
Parent Case Info
This is a divisional application of Ser. No. 08/852,969 filed May 8, 1997, now U.S. Pat. No. 6,071,768.
US Referenced Citations (4)
Divisions (1)
|
Number |
Date |
Country |
Parent |
852969 |
May 1997 |
|