In certain circuits, it is sometimes desirable to serially connect a plurality of transistors to from an equivalent switch having an increased effective voltage blocking capability. Series connection of insulated-gate bipolar transistors (IGBTs) and other high voltage switches have been used in series connection for medium and high voltage applications, which generally entails utilizing some means of static and dynamic balancing of the voltages across the devices to ensure reliable operation, which effectively add losses to the system, and therefore are generally applied to low-frequency switching applications. There is a need for and it would be advantageous to have arrangements of low-voltage switches (e.g., low-voltage MOSFETs) and methods of operation of the low-voltage switches to enable cost effective, efficient switching at high-frequency.
The following summary may be a short summary of some of the inventive concepts for illustrative purposes only, and may be not intended to limit or constrain the inventions and examples in the detailed description. One skilled in the art will recognize other novel combinations and features from the detailed description.
Embodiments disclosed herein may include low-voltage switch arrangements and methods for operation thereof. Illustrative embodiments include employing stacked (i.e., serially-connected) low-voltage (LV) metal-oxide-semiconductor field-effect transistors (MOSFETs) to form an equivalent switch having an increased voltage blocking capability. In some embodiments, the low-voltage MOSFETs (LVMs) are oriented to block a voltage in one direction, and in some embodiments the LVMs are oriented to block a voltage in two directions.
In some embodiments, stacked LVMs may form a first switch leg, with a second switch leg connected in parallel to the first switch leg. The second switch leg may include one or more switches (e.g., high-voltage MOSFETs (HVMs) and/or IGBTs)). Suitable timing of the switching of the first leg switches and the second leg may reduce switching and conduction losses associated with switching, and may reduce risk of switch breakdown (e.g., due to a large reverse voltage) during switching.
In some embodiments, a third switch leg may be connected in parallel with the first and second legs. The third leg may feature one or more transistors and/or diodes selected to provide efficient reverse recovery during switching of the first and/or second legs.
In some embodiments, a switch circuit having one or more legs may be assembled using discrete components available for individual purchase. In some embodiments, a switch circuit having one or more legs may be assembled and packaged as a single printed circuit board (PCB) or module, with control and power terminals made available outside the assembly. In some embodiments, a switch circuit having one or more legs may be manufactured at the fabrication level (e.g., integrated in silicon).
These and other features, aspects, and advantages of the present disclosure will become better understood with regard to the following description, claims, and drawings. The present disclosure is illustrated by way of example, and not limited by, the accompanying figures.
In the following description of various illustrative embodiments, reference is made to the accompanying drawings, which form a part hereof, and in which is shown, by way of illustration, various embodiments in which aspects of the disclosure may be practiced. It is to be understood that other embodiments may be utilized and structural and functional modifications may be made, without departing from the scope of the present disclosure.
Reference is now made to
Stacking low-voltage switches to achieve a higher voltage rating may provide certain advantaged compared to using a single high-voltage switch. For example, three serially connected 100V MOSFETs may have a total conduction resistance (Rds,on) that may be significantly lower than the conduction resistance of a single 250V MOSFET. For example, a single 100V MOSFET may have Rds,on=2 mΩ, while a single 250V MOSFET may have Rds,on=50 mΩ. Since conduction losses are given by Ploss,conduction=Ion2·Rds,on, the conduction losses incurred by serially connected LVMs may be significantly lower than conduction losses incurred by a HVM.
Serially connecting LVMs may present certain challenges when switching the LVMs between states. For example, switches Q1-Q3 are serially connected between terminals X and Y and in the OFF position, and it is desired to switch the switches to the ON state, timing the switching to be simultaneous may be challenging (e.g., because of manufacturing variations between the switches Q1-Q3 which may require three different gate-to-source voltages to drive the three switches to the ON state. Further, a controller may be configured to output three simultaneous control signals, and timing variation might reduce the effectiveness of the control signal. Additionally, timing variation between the control signals may result damage to one or more of the switches. For example, if switches Q1 and Q2 are switched to the ON state before switch Q3, the drain-to-source voltage across switch Q3 may be large (e.g., 200V, above switch Q3's voltage ratings) and may cause damage to switch Q3. Similarly, when switching switches Q1-Q3 from the ON state to the OFF state, timing and/or manufacturing variations may cause damage (e.g., due to avalanche breakdown) to one or more of switches Q1-Q3.
A second leg 103 may be connected in parallel to first leg 102. Second leg 103 may include a high-voltage switch or switches (e.g., a high-voltage MOSFET (HVM), or multiple parallel-connected HVMs which may increase a peak current rating of the second leg) Q4 rated to withstand a full voltage between nodes X and Y. For example, second leg 103 may be rated to withstand 600V. By switching the state of switch Q4 in tandem with switches Q1-Q3, the operational challenges of operating switches Q1-Q3 may be partially or fully alleviated. For example, when switching the state of switch circuit 100 from the OFF state to the ON state, switch Q4 may be switched to the ON state before switches Q1-Q3. By switching the state of switch Q4 before switches Q1-Q3, the voltage stress across switches Q1-Q3 may be significantly reduced (e.g., the voltage stress may be close to 0V), reducing the risk of timing variation causing damage to one of switches Q1-Q3. Furthermore, the switching of switches Q1-Q3 may induce low switching losses due to the low-voltage drop across switches Q1-Q3 during the switching (i.e., near Zero Voltage Switching). After switch Q4 and switches Q1-Q3 are switched ON, switch Q4 may be switched OFF (with switches Q1-Q3 providing a current path), or switch Q4 may remain ON, to provide an additional current path (though switch Q1-Q3 may provide the main current path due to the low Rds,on parameters of switches Q1-Q3).
In some embodiments, switch Q4 may be implemented using a wide gap band transistor, for example, a Silicon Carbide (SiC) or a Gallium Nitride (GaN) transistor. Using a wide gap band transistor may provide enhanced reverse recovery compared to a HV MOSFET.
Switches Q1-Q4 may be controlled by a controller 101. Controller 101 may be or include an analog controller, microprocessor, Digital Signal Processor (DSP), Application-Specific Integrated Circuit (ASIC), and/or a Field Programmable Gate Array (FPGA). Controller 101 may time the switching of switches Q1-Q4 to reduce switching and conduction losses during operation of switch circuit 100.
Reference is now made to
Reference is now made to
Reference is now made to
In some embodiments, switch Q3 may be replaced with a diode (e.g., a Schottky diode) connected back-to-back with switch Q1 or with switch Q2, and the diode may similarly serve to prevent current from flowing through the body diodes of switches Q1 and Q2.
Second leg 403 may be connected in parallel to first leg 402 and may feature back-to-back (e.g., having connected anodes) HV switches Q4 and Q5. Switch Q5 may serve to block current from flowing through the body diode of switch Q4 (similarly to diode D2 of
First leg 402, second leg 403 and third leg 404 may be controlled by controller 101, which may be the same as or similar to controller 101 of FIG.
Third leg 404 might not be featured in certain embodiments. For example, where the second leg 403 features switches having reasonably high-quality body diodes (e.g., HV Gallium-Nitride (GaN) switches) and/or good reverse recovery characteristics (e.g., low reverse recovery losses).
Reference is now made to
Second leg 503 may be connected in parallel to first leg 502 and may feature back-to-back (e.g., having connected anodes) HV switches Q4 and Q5. HV switches are connected back-to-back to provide a high bidirectional voltage blocking capability between nodes X and Y and between nodes Y and X.
Reference is now made to
In embodiments involving additional switches (e.g., switch Q5 of
Embodiments disclosed herein employ switching legs having, for example, two or three MOSFETs connected in series. It is to be understood that other switches may be used instead of or in addition to MOSFETs, and any number of switches may be used. For example, eight 100V LVMs may be stacked to form an equivalent 800V switching leg connected in parallel to a leg having a 1200V IGBT. As another example, three 1200V IGBTs may be stacked to form an equivalent 3600V switching leg connected in parallel to a leg having a 3.3 kV SiCFET.
MOSFETs are used as examples of switches which come in low-voltage variants and high-voltage variants, and may be used to implement switches used to form switching circuits disclosed herein. Other types of switches may be used, such as bipolar junction transformers (BJTs), insulated gate bipolar transistors (IGBTs), gallium-nitride switches (GaNs), Silicon-Carbide switches (SiCs), and more.
For example, power BJTs or LV IGBTs may be used as LV switches Q1-Q3 of
As another example, switches Q1-Q3 of
It is noted that various connections are set forth between elements herein. These connections are described in general and, unless specified otherwise, may be direct or indirect; this specification is not intended to be limiting in this respect. Further, elements of one embodiment may be combined with elements from other embodiments in appropriate combinations or subcombinations. For example, switch Q5 of
This application is a continuation of U.S. application Ser. No. 17/747,114, filed May 18, 2022, which is a continuation of U.S. application Ser. No. 16/795,653, filed Feb. 20, 2020 (now U.S. Pat. No. 11,374,562), which is a continuation of U.S. application Ser. No. 15/984,516, filed May 21, 2018 (now U.S. Pat. No. 10,608,624), which claims priority to U.S. provisional application No. 62/510,838, filed May 25, 2017, entitled “Efficient Switching Circuit,” the contents of which are incorporated herein by reference for all purposes.
Number | Name | Date | Kind |
---|---|---|---|
4178605 | Hsu et al. | Dec 1979 | A |
5155289 | Bowles | Oct 1992 | A |
5565375 | Hiser et al. | Oct 1996 | A |
6111390 | Inaba et al. | Aug 2000 | A |
6118311 | Kamiya | Sep 2000 | A |
6118324 | Li et al. | Sep 2000 | A |
6249111 | Nguyen | Jun 2001 | B1 |
7034575 | Gallo et al. | Apr 2006 | B2 |
7230470 | You et al. | Jun 2007 | B1 |
7279931 | Lee et al. | Oct 2007 | B2 |
7391133 | Hennessy et al. | Jun 2008 | B1 |
7741883 | Fuller et al. | Jun 2010 | B2 |
8030906 | Jo et al. | Oct 2011 | B2 |
8084783 | Zhang | Dec 2011 | B2 |
8716893 | Asplund | May 2014 | B2 |
8791662 | Tanaka | Jul 2014 | B2 |
8947951 | Baeck et al. | Feb 2015 | B2 |
8994442 | Konstantinov | Mar 2015 | B2 |
9030054 | Jacobson | May 2015 | B2 |
9362827 | Chang | Jun 2016 | B2 |
9571086 | Romas, Jr. et al. | Feb 2017 | B1 |
9627973 | Shibata et al. | Apr 2017 | B2 |
9722483 | Zuniga et al. | Aug 2017 | B2 |
9722581 | Zhao et al. | Aug 2017 | B2 |
9748224 | Padmanabhan | Aug 2017 | B2 |
10033378 | Turvey | Jul 2018 | B2 |
10050620 | Sato | Aug 2018 | B2 |
10333427 | Cui | Jun 2019 | B2 |
10411694 | Cairoli et al. | Sep 2019 | B2 |
10536094 | Zmood et al. | Jan 2020 | B2 |
10608624 | Zmood | Mar 2020 | B2 |
11374562 | Zmood | Jun 2022 | B2 |
11641201 | Fu | May 2023 | B2 |
11695402 | Zmood | Jul 2023 | B2 |
20030038615 | Elbanhawy | Feb 2003 | A1 |
20040125524 | Blyth | Jul 2004 | A1 |
20090289691 | Fuller et al. | Nov 2009 | A1 |
20110273219 | Marotta et al. | Nov 2011 | A1 |
20110309874 | Takimoto | Dec 2011 | A1 |
20120057387 | Lai et al. | Mar 2012 | A1 |
20120126317 | Ng et al. | May 2012 | A1 |
20120268091 | Takemae | Oct 2012 | A1 |
20120326680 | Burns et al. | Dec 2012 | A1 |
20130162023 | Watanabe | Jun 2013 | A1 |
20160156267 | Shibata et al. | Jun 2016 | A1 |
20160277008 | Green et al. | Sep 2016 | A1 |
20160285386 | Kataoka | Sep 2016 | A1 |
20170069622 | Takiguchi | Mar 2017 | A1 |
20180183427 | Nakajima et al. | Jun 2018 | A1 |
20180367133 | Yano et al. | Dec 2018 | A1 |
20230275576 | Baburske | Aug 2023 | A1 |
Number | Date | Country |
---|---|---|
102647099 | Aug 2012 | CN |
2124340 | Nov 2009 | EP |
Entry |
---|
Sep. 28, 2018—EP Search Report for EP App 18174053.1. |
Jan. 20, 2023—CN Notice of Allowance—CN App No. 201810491782.1. |
Sep. 4, 2024—European Examination Report—EP. App. No. 18174053.1. |
Number | Date | Country | |
---|---|---|---|
20230336169 A1 | Oct 2023 | US |
Number | Date | Country | |
---|---|---|---|
62510838 | May 2017 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 17747114 | May 2022 | US |
Child | 18316358 | US | |
Parent | 16795653 | Feb 2020 | US |
Child | 17747114 | US | |
Parent | 15984516 | May 2018 | US |
Child | 16795653 | US |