Claims
- 1. A buffer control device comprising:
- (a) first and second transmit registers for transmitting data;
- (b) first and second receive registers for receiving said data from said transmit registers;
- (c) a first-in-first-out (FIFO) memory for storing a list of buffer pointers, said buffer pointers being assigned from a top of the FIFO memory and returned to a bottom of the FIFO memory;
- (d) control logic coupled to said FIFO memory, said control logic assigning buffer pointers from said transmit registers, and moving buffer pointers from the transmit registers to the bottom of the first-in-first-out memory; and
- (e) means for asserting a signal coupled with said control logic, said means asserting a signal if a buffer pointer is returned to the first transmit register or the first receive register but not if the buffer pointer is returned to the second transmit register or the second receive register.
- 2. The device of claim 1 further comprising means for removing a buffer pointer from the list.
- 3. The device of claim 1 further comprising a counter, the counter incrementing each time a signal is asserted.
- 4. An apparatus for transmitting data between communicating components of a computer system comprising:
- (a) a memory divided into a first number of large buffers, at least one of the large buffers divided into a second number of small buffers, each remaining large buffer associated with at least one small buffer;
- (b) a plurality of buffer pointers, each associated large and small buffer addressed by a single buffer pointer;
- (c) first and second transmit registers;
- (d) first and second receive registers;
- (e) a first-in-first-out memory for storing a list of the buffer pointers, said buffer pointers being assigned from a top of the FIFO memory and returned to a bottom of the FIFO memory;
- (f) control logic coupled to said FIFO memory, said control logic assigning buffer pointers from said transmit registers, and moving buffer pointers from the transmit registers to the bottom of the first-in-first-out memory; and
- (g) means for asserting a signal coupled with said control logic, said means asserting a signal if a buffer pointer is returned to the first transmit register or the first receive register but not if the buffer pointer is returned to the second transmit register or the second receive register.
Parent Case Info
This application is a divisional of U.S. Pat. No. 5,860,149, issued Jan 12, 1999.
US Referenced Citations (7)
Divisions (1)
|
Number |
Date |
Country |
Parent |
484592 |
Jun 1995 |
|