Claims
- 1. An electrical circuit for interfacing high frequency signals to the logic levels of a logic family having a switching voltage at the mean of the voltages corresponding to the "0" and "1" logic levels, respectively, said circuit comprising:
- a circuit input for connection to a source of a high frequency signal;
- a logic gate having an input and a pair of complementary outputs, said logic gate input being capacitively coupled to said circuit input;
- an input termination resistor having one terminal connected to said logic gate input;
- a capacitor for storing a d.c. bias voltage for said logic gate input, one terminal of said capacitor being connected to the other terminal of said input termination resistor; and
- a pair of feedback resistors of substantially the same resistance value, each of said feedback resistors being connected between a respective one of the pair of complementary logic gate outputs and said one terminal of said capacitor;
- whereby the d.c. bias voltage stored in said capacitor is maintained at the switching voltage.
- 2. An electrical circuit in accordance with claim 1 wherein said logic gate is of the emitter-coupled logic (ECL) family.
- 3. A digital telecommunications transmission equipment for signals having a bit rate in excess of 100 Mbits/sec, comprising:
- means for extracting a clock signal from a received signal;
- a digital logic processing circuit for processing a data signal, said processing circuit operating at particular logic voltage levels and having a switching voltage at the mean of the voltages corresponding to the "0" and "1" digital logic levels, respectively; and
- an interface circuit for interfacing the extracted clock signal to the logic levels of said processing circuit, said interface circuit including:
- a logic gate having an input and a pair of complementary outputs, said logic gate operating at the same logic voltage levels as said processing circuit, and said logic gate input being capacitively coupled to receive the extracted clock signal;
- an input termination resistor having one terminal connected to said logic gate input,
- a capacitor for storing a d.c. bias voltage for said logic gate input, one terminal of said capacitor being connected to the other terminal of said input termination resistor, and
- a pair of feedback resistors, each of said feedback resistors being connected between a respective one of the pair of complementary logic gate outputs and said one terminal of said capacitor,
- whereby the d.c. bias voltage stored in said capacitor is maintained at the switching voltage.
Priority Claims (1)
Number |
Date |
Country |
Kind |
8317330 |
Jun 1983 |
GBX |
|
CROSS-REFERENCE TO RELATED APPLICATION
This is a continuation of co-pending application Ser. No. 622,762, filed June 20, 1984, and now abandoned.
US Referenced Citations (14)
Foreign Referenced Citations (1)
Number |
Date |
Country |
1218511 |
Jan 1971 |
GBX |
Non-Patent Literature Citations (2)
Entry |
Toute l'Electronique, No. 457, Oct. 1980, pp. 81-86, Paris, FR: "Applications et Circuits". |
L'Onde Electrique, vol. 45, No. 457, Apr. 1965, pp. 476-484, Paris, FR; J. Mey: "Techniques Actuelles et Perspectives de l'Electronique Nucleaire Rapide". |
Continuations (1)
|
Number |
Date |
Country |
Parent |
622762 |
Jun 1984 |
|