As shown in
The high-speed backplane connector systems described below address these desires by providing electrical connector systems for mounting a substrate that are capable of operating at speeds of up to at least 25 Gbps.
In one aspect, a substrate configured to receive an electrical component is disclosed. The substrate comprises a plurality of first vias positioned on the substrate, the first vias arranged in a matrix of rows and columns and configured to provide mounting of the electric component, each first via associated with one of its closest neighbor first via to form a pair. The substrate additionally comprises a plurality of second vias capable of being electrically commoned to one another. The second vias are positioned amongst the plurality of first vias such that there is at least one second via positioned directly between each first via and any of the closest non-paired first via neighbors.
In another aspect, a header assembly for mounting an electrical connector to a substrate is disclosed. The header assembly comprises a plurality of ground shields and a plurality of signal pins. Each ground shield defines at least one ground substrate engagement element at a mounting face of the header assembly and each signal pin defines a signal substrate engagement element at the mounting face of the header assembly. Each signal pin of the plurality of signal pins is associated with another signal pin of the plurality of signal pin to define a signal pin pair. The ground substrate engagement elements and signal substrate engagement elements are positioned on the mounting face of the header assembly such that there is at least one ground substrate engagement element positioned directly between each signal substrate engagement element and any of the closest non-paired signal substrate engagement element neighbors.
In yet another aspect, a plurality of wafer assemblies configured to mount to a substrate is disclosed. The plurality of wafer assemblies comprises a plurality of electrical contact mounting pins and a plurality of ground mounting pins. The plurality of electrical contact mounting pins are positioned on a mounting end of the plurality of wafer assemblies, where the electrical contact mounting pins are arranged in a matrix of rows and columns at the mounting end, where each electrical contact mounting pin is associated with one of its closest neighbor electrical contact mounting pins to form a pair. The plurality of ground mounting pins is positioned on the mounting end of the plurality of wafer assemblies, where the plurality of ground mounting pins capable of being commoned to one another. The ground mounting pins are positioned amongst the plurality of electrical contact mounting pins such that there is at least one ground mounting pin positioned directly between each electrical contact mounting pin and any of the closest non-paired electrical contact mounting pin neighbors.
In another aspect, a substrate configured to receive an electrical component is disclosed. The substrate comprises a plurality of first vias and a plurality of second vias. The plurality of first vias is positioned on the substrate, where the first vias are arranged in a matrix of rows and columns and configured to provide mounting of the electric component, where each first via is associated with one of its closest neighbor first vias in a horizontal manner to form a pair of first vias.
a is a perspective view of a center frame of a wafer assembly.
b is another perspective view of a center frame of a wafer assembly.
a is a partially exploded view of the wafer assembly of
b is a cross-sectional view of a center frame.
a illustrates a tri-beam electrical mating connector.
b illustrates a dual-beam electrical mating connector.
c illustrates additional implementations of electrical mating connectors.
d illustrates a mirrored pair of electrical mating connectors.
e illustrates a plurality of mirrored pairs of electrical mating connectors.
a is a side view of a center frame that includes a plurality of mating ridges and a plurality of mating recesses.
b is a cross-sectional view of a plurality of wafer assemblies that include a plurality of mating ridges and a plurality of mating recesses.
a is a perspective view of a header unit.
b illustrates one implementation a mating face of a header unit.
c illustrates another implementation of a mating face of a header unit.
d illustrates a pair of signal pins substantially surrounded by a C-shaped ground shield and a ground tab.
a illustrates one implementation of a signal pin of a header unit.
b illustrates another implementation of a signal pin of a header unit.
c illustrates yet another implementation of a signal pin of a header unit.
d illustrates a mirrored pair of signal pins of a header unit.
a is a perspective view of a C-shaped ground shield of a header unit.
b is another view of the C-shaped ground shield of
c illustrates another implementation of a C-shaped ground shield of a header unit.
d illustrates yet another implementation of a C-shaped ground shield of a header unit.
e illustrates another implementation of a C-shaped ground shield of a header unit.
a illustrates a noise-cancelling footprint of one implementation of a high-speed backplane connector system.
b is an enlarged view of a portion of the noise-cancelling footprint of
a illustrates another implementation of a mounting face of a header unit.
b illustrates a noise-cancelling footprint of the mounting face of the header unit of
c illustrates yet another implementation of a mounting face of a header unit.
d illustrates a noise-cancelling array of the mounting face of the header unit of
a illustrates a substrate footprint that may be used with high-speed backplane connector systems.
b illustrates an enlarged view of the substrate footprint of
c illustrates a substrate footprint that may be used with high-speed backplane connector systems.
d illustrates an enlarged view of the substrate footprint of
a illustrates a header unit including a guidance post and a mating key.
b illustrates a wafer housing for use with the header unit of
a illustrates a mounting end of a plurality of wafer assemblies.
b is an enlarged view of a portion of a noise-cancelling footprint of the mounting end of the plurality of wafer assemblies illustrates in
a is a perspective view of a tie bar.
b illustrates a tie bar engaging a plurality of wafer assemblies.
a is a performance plot illustrating insertion loss vs. frequency for the high-speed backplane connector system of
b is a performance plot illustrating return loss vs. frequency for the high-speed backplane connector system of
c is a performance plot illustrating near-end crosstalk noise vs. frequency for the high-speed backplane connector system of
d is a performance plot illustrating far-end crosstalk noise vs. frequency for the high-speed connector system of
a is a front perspective view of a center frame.
b is a side view of a center frame.
c is a rear perspective view of a center frame.
a is a front view of a wafer housing.
b is a rear view of a wafer housing.
a illustrates an unmated header unit, wafer housing, and plurality of wafer assemblies.
b illustrates a mated header unit, wafer housing, and plurality of wafer assemblies.
c illustrates a rear perspective view of an unmated header unit, wafer housing, and plurality of wafer assemblies.
d illustrates an enlarged rear perspective view of an unmated header unit, wafer housing, and plurality of wafer assemblies.
a is a performance plot illustrating insertion loss vs. frequency for the high-speed backplane connector system of
b is a performance plot illustrating return loss vs. frequency for the high-speed backplane connector system of
c is a performance plot illustrating near-end crosstalk noise vs. frequency for the high-speed backplane connector system of
d is a performance plot illustrating far-end crosstalk noise vs. frequency for the high-speed connector system of
a is a perspective view of a wafer assembly.
b is a partially exploded view of a wafer assembly.
a is a perspective view of a housing and an embedded ground frame.
b is a perspective view of a ground frame that may be positioned at a side of a housing.
c is a perspective view of a wafer assembly with a ground frame positioned at a side of a housing.
a illustrates one implementation of a ground shield;
b illustrates an assembled wafer assembly with a ground shield spanning two electrical mating connectors and electrically commoned to the first and second housings.
c and 47d are additional illustrations of an assembled wafer assembly with a ground shield spanning two electrical mating connectors and electrically commoned to the first and second housings.
a is a perspective view of a mating face of a header unit.
b is a perspective view of a mating face of a wafer housing.
a is a perspective view of an unmated high-speed backplane connector system.
b is a perspective view of a mated high-speed backplane connector system.
a is a perspective view of a plurality of wafer assemblies and an organizer.
b is another perspective view of a plurality of wafer assemblies and an organizer.
a is a perspective view of one implementation of a mounting-face organizer.
b is an enlarged view of the mounting-face organizer of
c is a perspective view of the high-speed backplane connector of
a is a perspective view of another implementation of a mounting-face organizer;
b illustrates an air gap at a mounting end of a plurality of wafer assemblies created by a plurality of projections extending through the mounting-face organizer of
c and 53d are additional illustrations of a plurality of projections extending through the mounting face organizer of
a is a performance plot illustrating insertion loss vs. frequency for the high-speed backplane connector system of
b is a performance plot illustrating return loss vs. frequency for the high-speed backplane connector system of
c is a performance plot illustrating near-end crosstalk noise vs. frequency for the high-speed backplane connector system of
d is a performance plot illustrating far-end crosstalk noise vs. frequency for the high-speed connector system of
a is a perspective view of a ground shield.
b is a perspective view of a plurality of housing assemblies.
c is another perspective view of the ground shield.
a illustrates a plurality of unbent electrical contact assemblies.
b illustrates a plurality of bent electrical contact assemblies.
a is a side view of a portion of a high-speed backplane connector system.
b is a perspective view of a portion of a high-speed backplane connector system.
a is a performance plot illustrating insertion loss vs. frequency for the high-speed backplane connector system of
b is a performance plot illustrating return loss vs. frequency for the high-speed backplane connector system of
c is a performance plot illustrating near-end crosstalk noise vs. frequency for the high-speed backplane connector system of
d is a performance plot illustrating far-end crosstalk noise vs. frequency for the high-speed connector system of
a is a perspective view of a header assembly.
b is a side view of the header assembly of
a is a performance plot illustrating insertion loss vs. frequency for a high-speed backplane connector system including the wafer assembly design of
b is a performance plot illustrating return loss vs. frequency for the high-speed backplane connector system including the wafer assembly design of
c is a performance plot illustrating near-end crosstalk noise vs. frequency for the high-speed backplane connector system including the wafer assembly design of
d is a performance plot illustrating far-end crosstalk noise vs. frequency for the high-speed connector system including the wafer assembly design of
The present disclosure is directed to high-speed backplane connectors systems for mounting a substrate that are capable of operating at speeds of up to at least 25 Gbps, while in some implementations also providing pin densities of at least 50 pairs of electrical connectors per inch. As will be explained in more detail below, implementations of the disclosed high-speed connector systems may provide ground shields and/or other ground structures that substantially encapsulate electrical connector pairs, which may be differential electrical connector pairs, in a three-dimensional manner throughout a backplane footprint, a backplane connector, and a daughtercard footprint. These encapsulating ground shields and/or ground structures, along with a dielectric filler of the differential cavities surrounding the electrical connector pairs themselves, prevent undesirable propagation of non-traverse, longitudinal, and higher-order modes when the high-speed backplane connector systems operates at frequencies up to at least 30 GHz.
Further, as explained in more detail below, implementations of the disclosed high-speed connector systems may provide substantially identical geometry between each connector of an electrical connector pair to prevent longitudinal moding.
A first high-speed backplane connector system 100 is described with respect to
Each wafer assembly 106 of the plurality of wafer assemblies 102 includes a center frame 108, a first array of electrical contacts 110 (also known as a first lead frame assembly), a second array of electrical contacts 112 (also known as a second lead frame assembly), a plurality of ground tabs 132, and an organizer 134. In some implementations, the center frame 108 comprises a plated plastic or diecast ground wafer such as tin (Sn) over nickel (Ni) plated or a zinc (Zn) die cast, and the first and second arrays of electrical contacts 110, 112 comprise phosphor bronze and gold (Au) or tin (Sn) over nickel (Ni) plating. However, in other implementations, the center frame 108 may comprise an aluminum (Al) die cast, a conductive polymer, a metal injection molding, or any other type of metal; the first and second arrays of electrical contacts 110, 112 may comprise any copper (Cu) alloy material; and the platings could be any noble metal such as Pd or an alloy such as Pd—Ni or Au flashed Pd in the contact area, tin (Sn) or nickel (Ni) in the mounting area, and nickel (Ni) in the underplating or base plating.
The center frame 108 defines a first side 114 and a second side 116 opposing the first side 114. The first side 114 comprises a conductive surface that defines a plurality of first channels 118. In some implementations, each channel of the plurality of first channels 118 is lined with an insulation layer 119, such as an overmolded plastic dielectric, so that when the first array of electrical contacts 110 is positioned substantially within the plurality of first channels 118, the insulation layer 119 electrically isolates the electrical contacts from the conductive surface of the first side 114.
Similarly, the second side 116 also comprises a conductive surface that defines a plurality of second channels 120. As with the plurality of first channels 118, in some implementations, each channel of the plurality of second channels 120 is lined with an insulation layer 121, such as an overmolded plastic dielectric, so that when the second array of electrical contacts 112 is positioned substantially within the plurality of second channels 120, the insulation layer 121 electrically isolates the electrical contacts from the conductive surface of the second side 116.
As shown in
Referring to
When positioned within the plurality of channels 118, 120, electrical mating connectors 129 of the first and second array of electrical contacts 110, 112 extend away from a mating end 131 of the wafer assembly 106. In some implementations, the electrical mating connectors 129 are closed-band shaped as shown in
It will be appreciated that the tri-beam shaped, dual-beam shaped, or closed-band shaped electrical mating connectors 129 provide improved reliability in a dusty environment; provide improved performance in a non-stable environment, such as an environment with vibration or physical shock; result in lower contact resistance due to parallel electrical paths; and the closed-band or tri-beam shaped arrangements provide improved electromagnetic properties due to the fact energy tends to radiate from sharp corners of electrical mating connectors 129 with a boxier geometry.
Referring to
When positioned within the plurality of channels 118, 120, substrate engagement elements 172, such as electrical contact mounting pins, of the first and second array of electrical contacts 110, 112 also extend away from a mounting end 170 of the wafer assembly 106.
The first array of electrical contacts 110 includes a first spacer 122 and a second spacer 124 to space each electrical contact appropriately for insertion substantially within the plurality of first channels 118. Similarly, the second array of electrical contacts 112 includes a first spacer 126 and a second spacer 128 to space each electrical contact appropriately for insertion within the plurality of second channels 120. In some implementations, the first and second spacers 122, 124 of the first array of electrical contacts 110 and the first and second spacers 126, 128 of the second array of electrical contacts 112 comprise molded plastic. The first and second arrays of electrical contacts 110, 112 are substantially positioned within the plurality of channels 118, 120, the first spacer 122 of the first array of electrical contacts 110 abuts the first spacer 126 of the second array of electrical contacts 112.
In some implementations the first spacer 122 of the first array of electrical contacts 110 may define a tooth-shaped side, or a wave-shaped side, and the first spacer 126 of the second array of electrical contacts may define a complementary tooth-shaped side, or a complementary wave-shaped side, so that when the first spacers 122, 126 abut, the complementary sides of the first spacers 122, 126 engage and mate.
As shown in
The organizer 134 is positioned at the mating end 131 of the wafer assembly 106. The organizer comprises a plurality of apertures 135 that allow the electrical mating connectors 129 and ground tabs 132 extending from the wafer assembly 106 to pass through the organizer 134 when the organizer 134 is positioned at the mating end 131 of the wafer assembly 106. The organizer serves to securely lock the center frame 108, first array of electrical contacts 110, second array of electrical contacts 112, and ground tabs 132 together.
Referring to
Referring to
As shown in
The resulting overlap 113 provides for improved contact between adjacent wafer assemblies 106. Additionally, the resulting overlap 113 disrupts a direct signal path between adjacent air gaps 134, thereby improving the performance of signals traveling on the electrical contacts of the first and second arrays of electrical contacts 110, 112 positioned in the air gaps 134.
As shown in
As shown in
A second row 148 of the plurality of C-shaped ground shields 138 is positioned above the first row 144 of the plurality of C-shaped ground shields 138 at an open end of C-shaped ground shields of the second row 148 so that a signal pin pair 150 of the plurality of signal pin pairs 142 is substantially surrounded by an edge of a C-shaped ground shield of the first row 144 and a C-shaped ground shield of the second row 148. It will be appreciated that this pattern is repeated so that each subsequent signal pin pair 142 is substantially surrounded by an edge of a first C-shaped ground shield and a second C-shaped ground shield.
The row of ground tabs 140 and plurality of C-shaped ground shields 138 are positioned on the header module 136 such that when the header module 136 mates with the plurality of wafer assemblies 102 and wafer housing, as described in more detail below, each C-shaped ground shield is horizontal and perpendicular to a wafer assembly 106, and spans both an electrical contact of the first array of electrical contacts 110 and an electrical contact of the second array of electrical contacts of the wafer assembly 106.
As shown in
In some implementations, each signal pin of the plurality of signal pin pairs 142 is a vertical rounded pin as shown in
Referring to
In some implementations, each C-shaped ground shield 138 and each ground tab 140 of the header module 136 may include one or more mating interfaces 152 as shown in
It will be appreciated that when the header module 136 mates with the wafer housing 104 and plurality of wafer assemblies 102, each set of engaged signal pin pair 142 and electrical mating connectors 129 of the first and second arrays of electrical contacts 110, 112 is substantially surrounded by, and electrically isolated by, a ground tab 132 of a wafer assembly 106, a C-shaped ground shield 138 of the header module 136 and one of a ground tab 140 of the header module 136 or a side of another C-shaped ground shield 138 of the header module 136.
As shown in
The ground mounting pins 156 and signal mounting pins 158 extend through the header module 136, and extend away from a mounting face of the header module 136. The ground mounting pins 156 and signal mounting pins 158 are used to engage a substrate such as a backplane circuit board or a daughtercard circuit board.
In some implementations, each pair of signal mounting pins 158 is positioned in one of two orientations, such as broadside coupled or edge coupled. In other implementations, each pair of signal mounting pins 156 is positioned in one of two orientations where in a first orientation, a pair of signal mounting pins 158 are aligned so that the broadsides 161 of the pair are substantially parallel to a substrate, and in a second orientation, a pair of signal mounting pins 158 are aligned so that the broadsides 161 of the pair are substantially perpendicular to the substrate. As discussed above with respect to
In some implementations, the ground mounting pins 156 and signal mounting pins 158 may be positioned on the header module 136 as shown in
In other implementations of footprints, as shown in
In yet other implementations of footprints, as shown in
It will be appreciated that positioning ground mounting pins 156 between the signal mounting pins 158 reduces an amount of crosstalk between the signal mounting pins 158. Crosstalk occurs when a signal traveling along a signal pin of a signal pin pair 142 interferes with a signal traveling along a signal pin of another signal pin pair 142.
With respect to the footprints described above, typically, the signal mounting pins 158 of the header module 136 engage a substrate at a plurality of first vias positioned on the substrate, wherein the plurality of first vias are arranged in a matrix of rows and columns and able to provide mounting of the electrical connector. Each first via is associated with one of its closest neighboring first vias to form a pair of first vias. The pair of first vias is configured to receive signal mounting pins 158 of one of the signal pin pairs 142. The ground mounting pins 156 of the C-shaped ground shields 138 and ground tabs 140 of the header module 136 engage a substrate at a plurality of second vias positioned on the substrate. The plurality of second vias are configured to be electrically commoned to one another to provide a common ground, and are positioned amongst the plurality of first vias such that there is at least one second via positioned directly between each first via and any of the closest non-paired first via neighbors.
Examples of substrate footprints that may receive the mounting end of header module 156, or as explained in more detail below the mounting end of the plurality of wafer assemblies 102, are illustrated in
One implementation of an optimized in-row-differential substrate footprint that may accomplish these tasks is illustrated in
The substrate footprint minimizes pair-to-pair crosstalk in that the total synchronous, multi-aggressor, worst-case crosstalk from a 20 ps (20-80%) edge is approximately 1.90% (far end noise). Further, the footprint is arranged such that a majority of the far end noise comes from “in-row' aggressors, meaning that schemes such as arrayed transmit/receiver pinouts and layer-specific routing can reduce the noise of the footprint to less than 0.50%. In some implementations, at 52.1 pairs of vias per inch, the substrate footprint provides an 8-row footprint with an impedance of over 80 Ohms, thereby providing differential insertion loss magnitude preservation in a 100 Ohm nominal system environment. In this implementation, an 18 mil diameter drill may be used to create the vias of the substrate footprint, keeping an aspect ratio of less than 14:1 for substrates as thick as 0.250 inch.
Another implementation of an optimized in-row-differential substrate footprint is illustrated in
The substrate footprint minimizes pair-to-pair crosstalk in that the total synchronous, multi-aggressor, worst-case crosstalk from a 20 ps (20-80%) edge is approximately 0.34% (far end noise). In some implementations, at 52.1 pairs of vias per inch, the substrate footprint provides an impedance of approximately 95 Ohms. In some implementations, a 13 mil diameter drill may be used to create the vias of the substrate footprint, keeping aspect ratio of less than 12:1 for substrates as thick as 0.150 inch.
It will be appreciated that while the footprints of
Referring to
Further, in some implementations, the header module 136 may additionally include a mating key 168 and the wafer housing 104 may include a complementary keyhole cavity 170 that receives the mating key 168 when the wafer housing 104 mates with the header module 136. Typically, the mating key 168 and complementary keyhole cavity 170 may be rotated to set the complementary keys at different positions. Wafer housings 104 and header modules 136 may include the mating key 168 and complementary keyhole cavity 170 to control which wafer housing 104 mates with which header module 136.
Referring to the mounting end 170 of the plurality of wafer assemblies 102, as shown in the
Each tie bar 176, shown in detail in
The electrical contact mounting pins 172 extend from the plurality of wafer assemblies 102, and the ground mounting pins 178 extend from the plurality of tie bars 174, to engage a substrate such as a backplane circuit board or a daughtercard circuit board, as known in the art. As discussed above, each electrical contact mounting pin 172 and each ground mounting pin may define a broadside 161 and an edge 163 that is smaller than the broadside 161.
In some implementations, each pair of electrical contact mounting pins 172 corresponding to an electrical contact pair 130 is positioned in one of two orientations, such as broadside coupled or edge coupled. In other implementations, each pair of electrical contact mounting pins 172 corresponding to an electrical contact pair 130 is positioned in one of two orientations, wherein in a first orientation, a pair of electrical contact mounting pins 172 is aligned so that the broadsides 161 of the pins are substantially parallel to a substrate, and in a second orientation, a pair of electrical contact mounting pins 172 are aligned so that the broadsides 161 are substantially perpendicular to the substrate.
The electrical contact mounting pins 172 and the ground mounting pins 178 may additionally be positioned at the mounting end 170 of the plurality of wafer assemblies 102 as shown in
a, 32b, 32c, and 32d are graphs illustrating an approximate performance of the electrical connector system described above with respect to
Another implementation of a high-speed backplane connector system 200 is described with respect to
Each wafer assembly 206 of the plurality of wafer assemblies 202 includes a center frame 208, a first array of electrical contacts 210, a second array of electrical contacts 212, a first ground shield lead frame 214, and a second ground shield lead frame 216. In some implementations, the center frame 208 may comprise a liquid crystal polymer (LCP); the first and second arrays of electrical contacts 210, 212 may comprise phosphor bronze and gold (Au) or tin (Sn) over nickel (Ni) plating; and the first and second ground shield lead frames 214, 216 may comprise brass or phosphor bronze and gold (Au) or tin (Sn) over nickel (Ni) plating. However, in other implementations, the center frame 208 may comprise other polymers; the first and second arrays of electrical contacts 210, 212 may comprise other electrical conductive base materials and platings (noble or non-noble); and the first and second ground shield lead frames 214, 216 may comprise other electrical conductive base materials and platings (noble or non-noble).
As shown in
In some implementations, the first side 218 of the center frame 208 may additionally define a plurality of mating ridges (not shown) and a plurality of mating recesses (not shown), and the second side 220 of the center frame 208 may additionally define a plurality of mating ridges (not shown) and a plurality of mating recesses (not shown), as discussed above with respect to
When each wafer assembly 206 is assembled, the first array of electrical contacts 210 is positioned substantially within the plurality of first electrical contact channels 222 of the first side 218 and the second array of electrical contacts 212 is positioned substantially within the plurality of second electrical contact channels 226 of the second side 220. In some implementations, the electrical contact channels 222, 226 are lined with an insulation layer to electrically isolate the electrical contacts 210, 212 positioned in the electrical contact channels 222, 226.
When positioned within the electrical contact channels, each electrical contact of the first array of electrical contacts 210 is positioned adjacent to an electrical contact of the second array of electrical contacts 212. In some implementations, the first and second arrays of electrical contacts 210, 212 are positioned in the plurality of channels 222, 226 such that a distance between adjacent electrical contacts is substantially the same throughout the wafer assembly 206. Together, the adjacent electrical contacts of the first and second arrays of electrical contacts 210, 212 form an electrical contact pair 230. In some implementations, the electrical contact pair 230 is an electrical differential pair.
As shown in
When each wafer assembly 206 is assembled, the first ground shield lead frame 214 is positioned substantially within the plurality of first ground shield channels 224 of the first side 218 and the second ground shield lead frame 216 is positioned substantially within the plurality of second ground shield channels 228 of the second side 220. Each ground shield lead frame of the first and second ground shield lead frames 214, 216 defines a ground mating tab 232 that extends away from the mating end 234 of the wafer assembly 206 when the ground shield lead frames 214, 216 are positioned substantially within the ground shield channels 224, 228. As shown in
The wafer housing 204 receives the electrical mating connectors 231 and ground tabs 232 extending from the mating end 234 of the plurality of wafer assemblies 202, and positions each wafer assembly 206 adjacent to another wafer assembly of the plurality of wafer assemblies 202. As shown in
Referring to
A header module 236 of the connector system 200, such as the header module 136 described above with respect to
As shown in
Referring to a mounting end 264 of the plurality of wafer assemblies 202, each electrical contact of the first and second arrays of electrical contacts 210, 212 defines a substrate engagement element 266, such as an electrical contact mounting pin, that extends away from the mounting end 264 of the plurality of wafer assemblies 202. Additionally, each ground shield of the first and second ground shield lead frames 214, 216 define one or more substrate engagement elements 272, such as ground contact mounting pins, that extend away from the mounting end 264 of the plurality of wafer assemblies 202. As discussed above, in some implementations, each electrical contact mounting pin 266 and ground contact mounting pin 272 defines a broadside and an edge that is smaller than the broadside. The electrical contact mounting pins 266 and ground contact mounting pins 272 extend away from the mounting end 264 to engage a substrate, such as a backplane circuit board or a daughtercard circuit board.
In some implementations, each pair of electrical contact mounting pins 266 corresponding to an electrical contact pair 230 is positioned in one of two orientations, such as broadside coupled or edge coupled. In other implementations, each pair of electrical contact mounting pins 266 corresponding to an electrical contact pair 230 is positioned in one of two orientations, where in a first orientation, a pair of electrical contact mounting pins 266 is aligned so that the broadsides of the pins are substantially parallel to a substrate, and in a second orientation, a pair of electrical contact mounting pins 266 are aligned so that the broadsides are substantially perpendicular to the substrate. Further, the electrical contact mounting pins 266 and the ground mounting pins 272 may be positioned at the mounting end 264 of the plurality of wafer assemblies 102 to create a noise-canceling footprint, as discussed above with respect to
a, 40b, 40c, and 40d are graphs illustrating an approximate performance of the electrical connector system described above with respect to
Another implementation of a high-speed backplane connector system 300 is described with respect to
In some implementations, the first and second housings 308, 314 may comprise a liquid crystal polymer (LCP) and the first and second arrays of electrical contacts 310, 312 may comprise phosphor bronze and gold (Au) or tin (Sn) over nickel (Ni) plating. However in other implementations, the first and second housings 308, 314 may comprise other polymers or tin (Sn), zinc (Zn), or aluminum (Al) with platings such as copper (Cu), and the first and second arrays of electrical contacts 310, 312 may comprise other electrical conductive base materials and platings (noble or non-noble).
As shown in
Each electrical contact of the first and second arrays of electrical contacts 310, 312 defines a substrate engagement element 322, such as an electrical contact mounting pin; a lead 324 that may be at least partially surrounded by an insulating overmold 325; and an electrical mating connector 327. In some implementations, the electrical mating connectors 327 are closed-band shaped as shown in
The first housing 308 comprises a conductive surface that defines a plurality of first electrical contact channels 328 and the second housing 314 comprises a conductive surface that defines a plurality of second electrical contact channels 329. In some implementations, the first housing 308 may additionally define a plurality of mating ridges (not shown) and a plurality of mating recesses (not shown), and second housing 314 may additionally define a plurality of mating ridges (not shown) and a plurality of mating recesses (not shown), as discussed above with respect to
When the wafer assembly 306 is assembled, the first array of electrical contacts 310 is positioned within the plurality of first electrical contact channels 328; the second array of electrical contacts 312 is positioned within the plurality of second electrical contact channels 329; and the first housing 308 mates with the second housing 314 to form the wafer assembly 306. Further, in implementations including mating ridges and mating recesses, the mating ridges of the first housing 308 engage and mate with the complementary mating recesses of the second housing 314 and the mating ridges of the second housing 314 mate with the complementary mating recesses of the first housing 308.
In implementations where at least a portion of the first array of electrical contacts 310 is surrounded by an insulating overmold 325, the insulating overmold 325 associated with the first array of electrical contacts 310 is additionally positioned in the plurality of first electrical contact channels 328. Similarly, in implementations where at least a portion of the second array of electrical contacts 312 is surrounded by an insulating overmold 325, the insulating overmold 325 associated with the second array of electrical contacts 310 is additionally positioned in the plurality of second electrical contact channels 329. The insulating overmolds 325 serve to electrically isolate the electrical contacts of the first and second array of electrical contacts 310, 312 from the conductive surfaces of the first and second housings 308, 314.
Referring to
Referring to
Referring to
Referring to
Referring to
Referring to
In other implementations, as shown in
The plastic insulators 368 and metal plate 370 include complementary apertures 372 dimensioned to allow the electrical contact mounting pins 322 of the first and second array of electrical contacts 310, 312 to extend through the organizer 366 and away from the wafer assemblies 302 as shown in
Yet another implementation of an organizer 366 positioned at the mounting end 364 of the plurality of wafer assemblies 302 is illustrated in
In some implementations, the projections 376 extending from the first and/or second housings 308, 314 are flush with the organizer 366 as shown in
In some implementations, each pair of electrical contact mounting pins 332 corresponding to an electrical contact pair 330 is positioned in one of two orientations, such as broadside coupled or edge coupled. In other implementations, each pair of electrical contact mounting pins 332 corresponding to an electrical contact pair 330 is positioned in one of two orientations, where in a first orientation, a pair of electrical contact mounting pins 332 is aligned so that the broadsides of the pins are substantially parallel to a substrate, and in a second orientation, a pair of electrical contact mounting pins 332 are aligned so that the broadsides are substantially perpendicular to the substrate. Further, the electrical contact mounting pins 332 and the ground mounting pins 318 may be positioned at the mounting end 364 of the plurality of wafer assemblies 332 to create a noise-canceling footprint, as discussed above with respect to
a, 54b, 54c, and 54d are graphs illustrating an approximate performance of the electrical connector system described above with respect to
Yet another implementation of a high-speed backplane connector system 400 is described with respect to
Referring to
Each electrical contact of the plurality of electrical contacts 410 defines a length direction 414 with one or more substrate engagement elements 415, such as electrical contact mounting pins, at a mounting end 426 of the electrical contact and defines an electrical mating connector 417 at a mating end 422 of the electrical contact. In some implementations, the electrical mating connectors 417 are closed-band shaped as shown in
The electrical contacts 410 are positioned within the electrical contact assembly 408 such that each electrical contact is substantially parallel to the other electrical contacts. Typically, two electrical contacts of the plurality of electrical contacts 410 form an electrical contact pair 430, which in some implementations may be a differential pair.
The plurality of insulated sections 412 is positioned along the length direction of the plurality of electrical contacts 410 to position the electrical contacts 410 in the substantially parallel relationship. The plurality of insulated sections 412 are spaced apart from one another along the length of the plurality of electrical contacts 410. Due to the spaces 416 between the insulated sections, the electrical contact assembly 408 may be bent between the insulated sections 412, as shown in
Each housing segment of the plurality of housing segments 404 defines a plurality of electrical contact channels 418. The electric contact channels 418 may comprise a conductive surface to create a conductive pathway. Each electric contact channel 418 is adapted to receive one of the electrical contact assemblies 408 and to electrically isolate the electrical contacts 410 of the electrical contact assembly positioned within the electric contact channel from the conductive surfaces of the electric contact channel and from electrical contacts 410 positioned in other electric contact channels.
As shown in
The ground shield 402 defines a plurality of ground mating tabs 420 extending from a mating end 422 of the ground shield 402 and defines a plurality of substrate engagement elements 424, such as ground mounting pins, extending from a mounting end 426 of the ground shield 402. The ground mounting pins may define a broadside and an edge that is smaller than the broadside.
In some implementations, each pair of electrical contact mounting pins 415 corresponding to an electrical contact pair 430 is positioned in one of two orientations, such as broadside coupled or edge coupled. In other implementations, each pair of electrical contact mounting pins 415 corresponding to an electrical contact pair 430 is positioned in one of two orientations, wherein in a first orientation, a pair of electrical contact mounting pins 415 is aligned so that the broadsides of the pins are substantially parallel to a substrate, and in a second orientation, a pair of electrical contact mounting pins 415 are aligned so that the broadsides are substantially perpendicular to the substrate. Other mounting pin orientations from 0 degrees to 90 degrees between broadside and edge are possible. Further, the electrical contact mounting pins 415 and the ground mounting pins 424 may be positioned to create a noise-canceling footprint, as discussed above with respect to
The connector system 400 may include a mounting-end organizer 428 and/or a mating-end organizer 432. In some implementations the mounting-end and mating-end organizers 428, 432 may comprise a liquid crystal polymer (LCP). However, in other implementations, the mounting-end and mating-end organizers 428, 432 may comprise other polymers. The mounting-end organizer 428 defines a plurality of apertures 434 so that when the mounting-end organizer 428 is positioned at the mounting end 426 of the ground shield 402, the ground mounting pins 424 extending from the ground shield 402 and the electrical contact mounting pins 415 extending from the plurality of electrical contact assemblies 406 pass through the plurality of apertures 434, and extend away from the mounting-end organizer 428 to engage one of a backplane circuit board or a daughtercard circuit board, as explained above.
Similarly, the mating-end organizer 432 defines a plurality of apertures 435 so that when the mating-end organizer 432 is positioned at the mating end 426 of the ground shield 402, the ground mating tabs 420 extending from the ground shield 402 and the electrical mating connectors 417 extending from the plurality of electrical contact assemblies 406 pass through the plurality of apertures 434, and extend away from the mating-end organizer 432.
Referring to
a, 63b, 63c, and 63d are graphs illustrating an approximate performance of the electrical connector system described above with respect to
Additional implementations of wafer assemblies used in a high-speed backplane connector system is described below respect to
Referring to
The second side 514 of the frame 510 may also define a plurality of second channels 522. Each channel of the plurality of second channels 522 includes a conductive surface and is adapted to receive one or more electrical signal contacts, as explained in more detail below.
The frame 510 further includes a plurality of apertures 524 extending into the conductive surface of the plurality of first channels 516. In some implementations, the plurality of apertures 524 may also extend into the conductive surface of the plurality of second channels 522.
As shown in
A wafer housing, such as the wafer housing described above 104, 204, and 304, receives a mating end 526 of the plurality of wafer assemblies 502 and positions each wafer assembly adjacent to another wafer assembly of the plurality of wafer assemblies 502. When positioned in the wafer housing 504, the signal lead shell 518 engaging the first side 514 of the frame 510 also engages the second side 514 of the frame 510 of an adjacent wafer assembly.
As shown in
Each signal pin of the signal pin pairs 542 defines a substrate engagement element such as a signal mounting pin 544 and each ground pin 540 defines a substrate engagement element such as a ground mounting pin 546. The signal pins 542 and ground pins 540 extend through the header unit 536 so that the signal mounting pins 544 and ground mounting pins 546 extend away from a mounting face of the header module 536 to engage a backplane circuit board or a daughtercard circuit board.
As described above, in some implementations, each pair of signal mounting pins 544 is positioned in one of two orientations, such as broadside coupled or edge coupled. In other implementations, each pair of signal mounting pins 544 is positioned in one of two orientations where in a first orientation, a pair of signal mounting pins 544 are aligned so that broadsides of the pair are substantially parallel to a substrate, and in a second orientation, a pair of signal mounting pins 544 are aligned so that the broadsides of the pair are substantially perpendicular to the substrate. Further, the signal mounting pins 544 and the ground mounting pins 546 may be positioned to create a noise-cancelling footprint, as described above with respect to
Referring to
When positioned within the channels 525, 526, each electrical contact of the first array of electrical contacts 527 is positioned adjacent to an electrical contact of the second array of electrical contacts 528. Together, the two electrical contacts form the electrical contact pair 520, which may also be a differential pair.
When the signal lead shell 518 is positioned between a frame 510 of a wafer assembly and a frame 510 of an adjacent wafer assembly, a plurality of air gaps 529 are formed between one of the channels 525, 526 of the signal lead shell 518 and a frame 510 of a wafer assembly 505. The air gaps 529 serve to electrically isolate the electrical contact positioned in the air gap from the conductive surfaces of the channels 525, 526.
Referring to
a, 71b, 71c, and 71d are graphs illustrating an approximate performance of the high-speed connector system utilizing the wafer assemblies described above with respect to
While various high-speed backplane connector systems have been described with reference to particular embodiments, it will be understood by those skilled in the art that various changes may be made and equivalents may be substituted for elements thereof without departing from the scope of the invention. In addition, many modifications may be made to adapt a particular situation or material to the teachings of the invention without departing from the essential scope thereof. Therefore, it is intended that the invention not be limited to the particular embodiment disclosed as the best mode contemplated for carrying out this invention, but that the invention will include all embodiments falling within the scope of the appended claims.
The present application is a divisional application of U.S. patent application Ser. No. 12/474,772 (still pending), filed May 29, 2009, which claims priority to U.S. Provisional Patent Application No. 61/200,955, filed Dec. 5, 2008, and U.S. Provisional Patent Application No. 61/205,194, filed Jan. 16, 2009, the entirety of each of which are hereby incorporated by reference. The present application is related to U.S. patent application Ser. No. 12/474,568 (now U.S. Pat. No. 7,976,318), titled “Electrical Connector System,” filed May 29, 2009, the entirety of which is hereby incorporated by reference. The present application is related to U.S. patent application Ser. No. 12/474,587 (now U.S. Pat. No. 7,775,802), titled “Electrical Connector System,” filed May 29, 2009, the entirety of which is hereby incorporated by reference. The present application is related to U.S. patent application Ser. No. 12/474,605 (now U.S. Pat. No. 7,819,697), titled “Electrical Connector System,” filed May 29, 2009, the entirety of which is hereby incorporated by reference. The present application is related to U.S. patent application Ser. No. 12/474,545 (now U.S. Pat. No. 7,871,296), titled “Electrical Connector System,” filed May 29, 2009, the entirety of which is hereby incorporated by reference. The present application is related to U.S. patent application Ser. No. 12/474,505 (now U.S. Pat. No. 7,811,129), titled “Electrical Connector System,” filed May 29, 2009, the entirety of which is hereby incorporated by reference. The present application is related to U.S. patent application Ser. No. 12/474,626 (still pending), titled “Electrical Connector System,” filed May 29, 2009, the entirety of which is hereby incorporated by reference. The present application is related to U.S. patent application Ser. No. 12/474,674 (now U.S. Pat. No. 7,927,143), titled “Electrical Connector System,” filed May 29, 2009, the entirety of which is hereby incorporated by reference.
Number | Date | Country | |
---|---|---|---|
61200955 | Dec 2008 | US | |
61205194 | Jan 2009 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 12474772 | May 2009 | US |
Child | 13191695 | US |