ELECTRICAL CONNECTOR SYSTEM

Abstract
A substrate is disclosed that is configured to receive an electrical component. The substrate comprises a plurality of first vias and a plurality of second vias. The plurality of first vias is arranges in the substrate in a matrix of rows and columns and is configured to provide mounting of the electric component, each first via associated with one of its closest neighbor first via to form a pair. The plurality of second vias is capable of being electrically commoned to one another and is positioned amongst the plurality of first vias such that there is at least one second via positioned directly between each first via and any of the closest non-pair first via neighbors.
Description
BACKGROUND

As shown in FIG. 1, backplane connector systems are typically used to connect a first substrate 2, such as a printed circuit board, in parallel (perpendicular) with a second substrate 3, such as another printed circuit board. As the size of electronic components is reduced and electronic components generally become more complex, it is often desirable to fit more components in less space on a circuit board or other substrate. Consequently, it has become desirable to reduce the spacing between electrical terminals within backplane connector systems and to increase the number of electrical terminals housed within backplane connector systems. Accordingly, it is desirable to develop backplane connector systems capable of operating at increased speeds, while also increasing the number of electrical terminals housed within the backplane connector system.


SUMMARY

The high-speed backplane connector systems described below address these desires by providing electrical connector systems for mounting a substrate that are capable of operating at speeds of up to at least 25 Gbps.


In one aspect, a substrate configured to receive an electrical component is disclosed. The substrate comprises a plurality of first vias positioned on the substrate, the first vias arranged in a matrix of rows and columns and configured to provide mounting of the electric component, each first via associated with one of its closest neighbor first via to form a pair. The substrate additionally comprises a plurality of second vias capable of being electrically commoned to one another. The second vias are positioned amongst the plurality of first vias such that there is at least one second via positioned directly between each first via and any of the closest non-paired first via neighbors.


In another aspect, a header assembly for mounting an electrical connector to a substrate is disclosed. The header assembly comprises a plurality of ground shields and a plurality of signal pins. Each ground shield defines at least one ground substrate engagement element at a mounting face of the header assembly and each signal pin defines a signal substrate engagement element at the mounting face of the header assembly. Each signal pin of the plurality of signal pins is associated with another signal pin of the plurality of signal pin to define a signal pin pair. The ground substrate engagement elements and signal substrate engagement elements are positioned on the mounting face of the header assembly such that there is at least one ground substrate engagement element positioned directly between each signal substrate engagement element and any of the closest non-paired signal substrate engagement element neighbors.


In yet another aspect, a plurality of wafer assemblies configured to mount to a substrate is disclosed. The plurality of wafer assemblies comprises a plurality of electrical contact mounting pins and a plurality of ground mounting pins. The plurality of electrical contact mounting pins are positioned on a mounting end of the plurality of wafer assemblies, where the electrical contact mounting pins are arranged in a matrix of rows and columns at the mounting end, where each electrical contact mounting pin is associated with one of its closest neighbor electrical contact mounting pins to form a pair. The plurality of ground mounting pins is positioned on the mounting end of the plurality of wafer assemblies, where the plurality of ground mounting pins capable of being commoned to one another. The ground mounting pins are positioned amongst the plurality of electrical contact mounting pins such that there is at least one ground mounting pin positioned directly between each electrical contact mounting pin and any of the closest non-paired electrical contact mounting pin neighbors.


In another aspect, a substrate configured to receive an electrical component is disclosed. The substrate comprises a plurality of first vias and a plurality of second vias. The plurality of first vias is positioned on the substrate, where the first vias are arranged in a matrix of rows and columns and configured to provide mounting of the electric component, where each first via is associated with one of its closest neighbor first vias in a horizontal manner to form a pair of first vias.





BRIEF DESCRIPTION OF THE DRAWINGS


FIG. 1 is a diagram of a backplane connector system connecting a first substrate to a second substrate.



FIG. 2 is a perspective view of a portion of a high-speed backplane connector system.



FIG. 3 is a partially exploded view of the high-speed backplane connector system of FIG. 2.



FIG. 4 is a perspective view of a wafer assembly.



FIG. 5 is a partially exploded view of the wafer assembly of FIG. 4.



FIG. 6
a is a perspective view of a center frame of a wafer assembly.



FIG. 6
b is another perspective view of a center frame of a wafer assembly.



FIG. 7
a is a partially exploded view of the wafer assembly of FIG. 4.



FIG. 7
b is a cross-sectional view of a center frame.



FIG. 8 illustrates a closed-band electrical mating connector.



FIG. 9
a illustrates a tri-beam electrical mating connector.



FIG. 9
b illustrates a dual-beam electrical mating connector.



FIG. 9
c illustrates additional implementations of electrical mating connectors.



FIG. 9
d illustrates a mirrored pair of electrical mating connectors.



FIG. 9
e illustrates a plurality of mirrored pairs of electrical mating connectors.



FIG. 10 illustrates a plurality of ground tabs.



FIG. 11 is a perspective view of a ground tab.



FIG. 12 is another perspective view of a wafer assembly.



FIG. 13 illustrates an organizer.



FIG. 14 is a perspective view of a wafer housing.



FIG. 15 is an additional perspective view of a wafer housing.



FIG. 16 is a cross-sectional view of a plurality of wafer assemblies.



FIG. 17
a is a side view of a center frame that includes a plurality of mating ridges and a plurality of mating recesses.



FIG. 17
b is a cross-sectional view of a plurality of wafer assemblies that include a plurality of mating ridges and a plurality of mating recesses.



FIG. 18
a is a perspective view of a header unit.



FIG. 18
b illustrates one implementation a mating face of a header unit.



FIG. 18
c illustrates another implementation of a mating face of a header unit.



FIG. 18
d illustrates a pair of signal pins substantially surrounded by a C-shaped ground shield and a ground tab.



FIG. 19
a illustrates one implementation of a signal pin of a header unit.



FIG. 19
b illustrates another implementation of a signal pin of a header unit.



FIG. 19
c illustrates yet another implementation of a signal pin of a header unit.



FIG. 19
d illustrates a mirrored pair of signal pins of a header unit.



FIG. 20
a is a perspective view of a C-shaped ground shield of a header unit.



FIG. 20
b is another view of the C-shaped ground shield of FIG. 20a of a header unit.



FIG. 20
c illustrates another implementation of a C-shaped ground shield of a header unit.



FIG. 20
d illustrates yet another implementation of a C-shaped ground shield of a header unit.



FIG. 20
e illustrates another implementation of a C-shaped ground shield of a header unit.



FIG. 21 illustrates one implementation of a ground tab of a header unit.



FIG. 22 is a perspective view of a high-speed backplane connector system.



FIG. 23 is another perspective view of the high-speed backplane connector system of FIG. 22.



FIG. 24 is yet another perspective view of the high-speed backplane connector system of FIG. 22.



FIG. 25 illustrates one implementation of a mounting face of a header unit.



FIG. 26
a illustrates a noise-cancelling footprint of one implementation of a high-speed backplane connector system.



FIG. 26
b is an enlarged view of a portion of the noise-cancelling footprint of FIG. 26a.



FIG. 27
a illustrates another implementation of a mounting face of a header unit.



FIG. 27
b illustrates a noise-cancelling footprint of the mounting face of the header unit of FIG. 27a.



FIG. 27
c illustrates yet another implementation of a mounting face of a header unit.



FIG. 27
d illustrates a noise-cancelling array of the mounting face of the header unit of FIG. 27c.



FIG. 28
a illustrates a substrate footprint that may be used with high-speed backplane connector systems.



FIG. 28
b illustrates an enlarged view of the substrate footprint of FIG. 28a.



FIG. 28
c illustrates a substrate footprint that may be used with high-speed backplane connector systems.



FIG. 28
d illustrates an enlarged view of the substrate footprint of FIG. 28c.



FIG. 29
a illustrates a header unit including a guidance post and a mating key.



FIG. 29
b illustrates a wafer housing for use with the header unit of FIG. 28a.



FIG. 30
a illustrates a mounting end of a plurality of wafer assemblies.



FIG. 30
b is an enlarged view of a portion of a noise-cancelling footprint of the mounting end of the plurality of wafer assemblies illustrates in FIG. 29a.



FIG. 31
a is a perspective view of a tie bar.



FIG. 31
b illustrates a tie bar engaging a plurality of wafer assemblies.



FIG. 32
a is a performance plot illustrating insertion loss vs. frequency for the high-speed backplane connector system of FIG. 2.



FIG. 32
b is a performance plot illustrating return loss vs. frequency for the high-speed backplane connector system of FIG. 2.



FIG. 32
c is a performance plot illustrating near-end crosstalk noise vs. frequency for the high-speed backplane connector system of FIG. 2.



FIG. 32
d is a performance plot illustrating far-end crosstalk noise vs. frequency for the high-speed connector system of FIG. 2.



FIG. 33 is a perspective view of another implementation of a high-speed backplane connector system.



FIG. 34 is an exploded view of a wafer assembly.



FIG. 35
a is a front perspective view of a center frame.



FIG. 35
b is a side view of a center frame.



FIG. 35
c is a rear perspective view of a center frame.



FIG. 36 illustrates front and side views of a wafer assembly.



FIG. 37
a is a front view of a wafer housing.



FIG. 37
b is a rear view of a wafer housing.



FIG. 38 is a cross-sectional view of a plurality of wafer assemblies.



FIG. 39
a illustrates an unmated header unit, wafer housing, and plurality of wafer assemblies.



FIG. 39
b illustrates a mated header unit, wafer housing, and plurality of wafer assemblies.



FIG. 39
c illustrates a rear perspective view of an unmated header unit, wafer housing, and plurality of wafer assemblies.



FIG. 39
d illustrates an enlarged rear perspective view of an unmated header unit, wafer housing, and plurality of wafer assemblies.



FIG. 40
a is a performance plot illustrating insertion loss vs. frequency for the high-speed backplane connector system of FIG. 33.



FIG. 40
b is a performance plot illustrating return loss vs. frequency for the high-speed backplane connector system of FIG. 33.



FIG. 40
c is a performance plot illustrating near-end crosstalk noise vs. frequency for the high-speed backplane connector system of FIG. 33.



FIG. 40
d is a performance plot illustrating far-end crosstalk noise vs. frequency for the high-speed connector system of FIG. 33.



FIG. 41 is a perspective view, and a partially exploded view, of another implementation of a high-speed backplane connector.



FIG. 42 is another perspective view, and partially exploded view, of the high-speed backplane connector of FIG. 41.



FIG. 43
a is a perspective view of a wafer assembly.



FIG. 43
b is a partially exploded view of a wafer assembly.



FIG. 44
a is a perspective view of a housing and an embedded ground frame.



FIG. 44
b is a perspective view of a ground frame that may be positioned at a side of a housing.



FIG. 44
c is a perspective view of a wafer assembly with a ground frame positioned at a side of a housing.



FIG. 45 is a cross-sectional view of a wafer assembly.



FIG. 46 illustrates front and side views of a wafer assembly.



FIG. 47
a illustrates one implementation of a ground shield;



FIG. 47
b illustrates an assembled wafer assembly with a ground shield spanning two electrical mating connectors and electrically commoned to the first and second housings.



FIGS. 47
c and 47d are additional illustrations of an assembled wafer assembly with a ground shield spanning two electrical mating connectors and electrically commoned to the first and second housings.



FIG. 48
a is a perspective view of a mating face of a header unit.



FIG. 48
b is a perspective view of a mating face of a wafer housing.



FIG. 49 illustrates an air gap between two adjacent wafer assemblies.



FIG. 50
a is a perspective view of an unmated high-speed backplane connector system.



FIG. 50
b is a perspective view of a mated high-speed backplane connector system.



FIG. 51
a is a perspective view of a plurality of wafer assemblies and an organizer.



FIG. 51
b is another perspective view of a plurality of wafer assemblies and an organizer.



FIG. 52
a is a perspective view of one implementation of a mounting-face organizer.



FIG. 52
b is an enlarged view of the mounting-face organizer of FIG. 52a positioned at a mounting face of a plurality of wafer assemblies.



FIG. 52
c is a perspective view of the high-speed backplane connector of FIG. 41 with the mounting-face organizer of FIG. 52a.



FIG. 53
a is a perspective view of another implementation of a mounting-face organizer;



FIG. 53
b illustrates an air gap at a mounting end of a plurality of wafer assemblies created by a plurality of projections extending through the mounting-face organizer of FIG. 53a.



FIGS. 53
c and 53d are additional illustrations of a plurality of projections extending through the mounting face organizer of FIG. 53a.



FIG. 54
a is a performance plot illustrating insertion loss vs. frequency for the high-speed backplane connector system of FIG. 41.



FIG. 54
b is a performance plot illustrating return loss vs. frequency for the high-speed backplane connector system of FIG. 41.



FIG. 54
c is a performance plot illustrating near-end crosstalk noise vs. frequency for the high-speed backplane connector system of FIG. 41.



FIG. 54
d is a performance plot illustrating far-end crosstalk noise vs. frequency for the high-speed connector system of FIG. 41.



FIG. 55 is a perspective view of a portion of yet another implementation of a high-speed backplane connector system.



FIG. 56
a is a perspective view of a ground shield.



FIG. 56
b is a perspective view of a plurality of housing assemblies.



FIG. 56
c is another perspective view of the ground shield.



FIG. 57
a illustrates a plurality of unbent electrical contact assemblies.



FIG. 57
b illustrates a plurality of bent electrical contact assemblies.



FIG. 58 is an enlarged view of a differential pair of electrical mating connectors.



FIG. 59 illustrates a noise-canceling footprint of a mounting end of a ground shield and a matrix of electrical contact assemblies.



FIG. 60 is a front view of a mounting end organizer.



FIG. 61
a is a side view of a portion of a high-speed backplane connector system.



FIG. 61
b is a perspective view of a portion of a high-speed backplane connector system.



FIG. 62 illustrates a ground shield and plurality of wafer assemblies mating with a header unit.



FIG. 63
a is a performance plot illustrating insertion loss vs. frequency for the high-speed backplane connector system of FIG. 55.



FIG. 63
b is a performance plot illustrating return loss vs. frequency for the high-speed backplane connector system of FIG. 55.



FIG. 63
c is a performance plot illustrating near-end crosstalk noise vs. frequency for the high-speed backplane connector system of FIG. 55.



FIG. 63
d is a performance plot illustrating far-end crosstalk noise vs. frequency for the high-speed connector system of FIG. 55.



FIG. 64 is an illustration of a mating end of a plurality of wafer assemblies.



FIG. 65 is another illustration of a mating end of a plurality of wafer assemblies.



FIG. 66
a is a perspective view of a header assembly.



FIG. 66
b is a side view of the header assembly of FIG. 66a.



FIG. 67 illustrates a mounting pin layout of the header assembly of FIGS. 66a and 66b.



FIG. 68 is an illustration of a mating end of one implementations of a plurality of wafer assemblies.



FIG. 69 is an illustration of a mating end of another implementation of a plurality of wafer assemblies.



FIG. 70 is an illustration of a mating end of yet another implementation of a plurality of wafer assemblies.



FIG. 71
a is a performance plot illustrating insertion loss vs. frequency for a high-speed backplane connector system including the wafer assembly design of FIGS. 66-70.



FIG. 71
b is a performance plot illustrating return loss vs. frequency for the high-speed backplane connector system including the wafer assembly design of FIGS. 66-70.



FIG. 71
c is a performance plot illustrating near-end crosstalk noise vs. frequency for the high-speed backplane connector system including the wafer assembly design of FIGS. 66-70.



FIG. 71
d is a performance plot illustrating far-end crosstalk noise vs. frequency for the high-speed connector system including the wafer assembly design of FIGS. 66-70.





DETAILED DESCRIPTION

The present disclosure is directed to high-speed backplane connectors systems for mounting a substrate that are capable of operating at speeds of up to at least 25 Gbps, while in some implementations also providing pin densities of at least 50 pairs of electrical connectors per inch. As will be explained in more detail below, implementations of the disclosed high-speed connector systems may provide ground shields and/or other ground structures that substantially encapsulate electrical connector pairs, which may be differential electrical connector pairs, in a three-dimensional manner throughout a backplane footprint, a backplane connector, and a daughtercard footprint. These encapsulating ground shields and/or ground structures, along with a dielectric filler of the differential cavities surrounding the electrical connector pairs themselves, prevent undesirable propagation of non-traverse, longitudinal, and higher-order modes when the high-speed backplane connector systems operates at frequencies up to at least 30 GHz.


Further, as explained in more detail below, implementations of the disclosed high-speed connector systems may provide substantially identical geometry between each connector of an electrical connector pair to prevent longitudinal moding.


A first high-speed backplane connector system 100 is described with respect to FIGS. 2-32. The high-speed backplane connector 100 includes a plurality of wafer assemblies 102 that, as explained in more detail below, are positioned adjacent to one another within the connector system 100 by a wafer housing 104.


Each wafer assembly 106 of the plurality of wafer assemblies 102 includes a center frame 108, a first array of electrical contacts 110 (also known as a first lead frame assembly), a second array of electrical contacts 112 (also known as a second lead frame assembly), a plurality of ground tabs 132, and an organizer 134. In some implementations, the center frame 108 comprises a plated plastic or diecast ground wafer such as tin (Sn) over nickel (Ni) plated or a zinc (Zn) die cast, and the first and second arrays of electrical contacts 110, 112 comprise phosphor bronze and gold (Au) or tin (Sn) over nickel (Ni) plating. However, in other implementations, the center frame 108 may comprise an aluminum (Al) die cast, a conductive polymer, a metal injection molding, or any other type of metal; the first and second arrays of electrical contacts 110, 112 may comprise any copper (Cu) alloy material; and the platings could be any noble metal such as Pd or an alloy such as Pd—Ni or Au flashed Pd in the contact area, tin (Sn) or nickel (Ni) in the mounting area, and nickel (Ni) in the underplating or base plating.


The center frame 108 defines a first side 114 and a second side 116 opposing the first side 114. The first side 114 comprises a conductive surface that defines a plurality of first channels 118. In some implementations, each channel of the plurality of first channels 118 is lined with an insulation layer 119, such as an overmolded plastic dielectric, so that when the first array of electrical contacts 110 is positioned substantially within the plurality of first channels 118, the insulation layer 119 electrically isolates the electrical contacts from the conductive surface of the first side 114.


Similarly, the second side 116 also comprises a conductive surface that defines a plurality of second channels 120. As with the plurality of first channels 118, in some implementations, each channel of the plurality of second channels 120 is lined with an insulation layer 121, such as an overmolded plastic dielectric, so that when the second array of electrical contacts 112 is positioned substantially within the plurality of second channels 120, the insulation layer 121 electrically isolates the electrical contacts from the conductive surface of the second side 116.


As shown in FIG. 7b, in some implementations, the center frame includes an embedded conductive shield 115 positioned between the first and second sides 114, 116. The conductive shield 115 is electrically connected to the conductive surfaces of the first side 114 and the conductive surface of the second side 116.


Referring to FIG. 4, when assembled, the first array of electrical contacts 110 is positioned substantially within the plurality of channels 118 of the first side 114 of the center frame 108 and the second array of electrical contacts 112 is positioned substantially within the plurality of channels 120 of the second side 116 of the center frame 108. When positioned within the plurality of channels 118, 120, each electrical contact of the first array of electrical contacts 110 is positioned adjacent to an electrical contact of the second array of electrical contacts 112. In some implementations, the first and second arrays of electrical contacts 110, 112 are positioned in the plurality of channels 118, 120 such that a distance between adjacent electrical contacts is substantially the same throughout the wafer assembly 106. Together, the adjacent electrical contacts of the first and second arrays of electrical contacts 110, 112 form an electrical contact pair 130. In some implementations, the electrical contact pair 130 may be a differential pair of electrical contacts.


When positioned within the plurality of channels 118, 120, electrical mating connectors 129 of the first and second array of electrical contacts 110, 112 extend away from a mating end 131 of the wafer assembly 106. In some implementations, the electrical mating connectors 129 are closed-band shaped as shown in FIGS. 7a and 8, where in other implementations, the electrical mating connectors 129 are tri-beam shaped as shown in FIG. 9a or dual-beam shaped as shown in FIG. 9b. Other mating connector styles could have a multiplicity of beams. Examples of yet other implementations of electrical mating connectors 129 are shown in FIG. 9c.


It will be appreciated that the tri-beam shaped, dual-beam shaped, or closed-band shaped electrical mating connectors 129 provide improved reliability in a dusty environment; provide improved performance in a non-stable environment, such as an environment with vibration or physical shock; result in lower contact resistance due to parallel electrical paths; and the closed-band or tri-beam shaped arrangements provide improved electromagnetic properties due to the fact energy tends to radiate from sharp corners of electrical mating connectors 129 with a boxier geometry.


Referring to FIGS. 9d and 9e, in some implementations, for each electrical contact pair 130, the electrical contact of the first array of electrical contacts 110 mirrors the adjacent electrical contact of the second array of electrical contacts 112. It will be appreciated that mirroring the electrical contacts of the electrical contact pair provides advantages in manufacturing as well as column-to-column consistency for high-speed electrical performance, while still providing a unique structure in pairs of two columns.


When positioned within the plurality of channels 118, 120, substrate engagement elements 172, such as electrical contact mounting pins, of the first and second array of electrical contacts 110, 112 also extend away from a mounting end 170 of the wafer assembly 106.


The first array of electrical contacts 110 includes a first spacer 122 and a second spacer 124 to space each electrical contact appropriately for insertion substantially within the plurality of first channels 118. Similarly, the second array of electrical contacts 112 includes a first spacer 126 and a second spacer 128 to space each electrical contact appropriately for insertion within the plurality of second channels 120. In some implementations, the first and second spacers 122, 124 of the first array of electrical contacts 110 and the first and second spacers 126, 128 of the second array of electrical contacts 112 comprise molded plastic. The first and second arrays of electrical contacts 110, 112 are substantially positioned within the plurality of channels 118, 120, the first spacer 122 of the first array of electrical contacts 110 abuts the first spacer 126 of the second array of electrical contacts 112.


In some implementations the first spacer 122 of the first array of electrical contacts 110 may define a tooth-shaped side, or a wave-shaped side, and the first spacer 126 of the second array of electrical contacts may define a complementary tooth-shaped side, or a complementary wave-shaped side, so that when the first spacers 122, 126 abut, the complementary sides of the first spacers 122, 126 engage and mate.


As shown in FIGS. 4, 10, and 11, the plurality of ground tabs 132 is positioned at the mating end 131 of the wafer assembly 106 to extend away from the center frame 108. The ground tabs 132 are electrically connected to at least one of the first and second sides 114, 116 of the central frame 108. Typically, a ground tab 132 is paddle shaped and at least one ground tab 132 is positioned above and below each electrical contact pair 130 at the mating end 131 of the wafer assembly. In some implementations, the ground tabs comprise tin (Sn) over nickel (Ni) plated brass or other electrically conductive platings or base metals.


The organizer 134 is positioned at the mating end 131 of the wafer assembly 106. The organizer comprises a plurality of apertures 135 that allow the electrical mating connectors 129 and ground tabs 132 extending from the wafer assembly 106 to pass through the organizer 134 when the organizer 134 is positioned at the mating end 131 of the wafer assembly 106. The organizer serves to securely lock the center frame 108, first array of electrical contacts 110, second array of electrical contacts 112, and ground tabs 132 together.


Referring to FIGS. 2 and 3, the wafer housing 104 engages the plurality of wafer assemblies 102 at the mating end 131 of each wafer assembly 106. The wafer housing 104 accepts the electrical mating connectors 129 and ground tabs 132 extending from the plurality of wafer assemblies 102, and positions each wafer assembly 106 adjacent to another wafer assembly 106 of the plurality of wafer assemblies 102. As shown in FIG. 16, when positioned adjacent to one another, two wafer assemblies 106 define a plurality of air gaps 134 substantially between a length of an electrical contact of a first wafer assembly 106 and a length of an electrical contact of a second wafer assembly 106. Each air gap 134 serves to electrically isolate the electrical contacts positioned with the air gap 134 of the wafer assemblies 106.


Referring to FIGS. 17a and 17b, in some implementations, each center frame 108 defines a plurality of mating ridges 109 extending from the first side 114 of the center frame 108 and a plurality of mating ridges 109 extending from the second side 116 of the center frame 108. Additionally, each center frame defines a plurality of mating recesses 111 at the first side 114 of the center frame 108 and a plurality of mating recesses 111 at the second side 116 of the center frame 108.


As shown in FIG. 17a, in some implementations, one of the mating ridges 109 and one of the mating recesses 111 are positioned between each channel of the plurality of second channels 120 on the second side 116 of the center frame 108. Further, mating ridges 109 and mating recesses 111 are positioned between each channel of the plurality of first channels 118 on the first side 114 of the center frame 108 that complement the mating ridges 109 and mating recesses 111 on the second side. Therefore, as shown in FIG. 17b, when two wafer assemblies 106 are positioned adjacent to each other in the wafer housing 104, the mating ridges 109 extending from the first side 114 of a first wafer assembly 106 engage the mating recesses 111 positioned on the second side 116 of the second adjacent wafer assembly 106, and the mating ridges 109 extending from the second side 116 of the second wafer assembly 106 engage the mating recesses 111 positioned on the first side 114 of the adjacent first wafer assembly 106.


The resulting overlap 113 provides for improved contact between adjacent wafer assemblies 106. Additionally, the resulting overlap 113 disrupts a direct signal path between adjacent air gaps 134, thereby improving the performance of signals traveling on the electrical contacts of the first and second arrays of electrical contacts 110, 112 positioned in the air gaps 134.


As shown in FIGS. 18-23, the connector system 100 further includes a header module 136 adapted to mate with the wafer housing 104. A mating face of the header module 136 that engages the wafer housing 104 includes a plurality of C-shaped ground shields 138, a row of ground tabs 140, and a plurality of signal pin pairs 142. In some implementations, the header module 136 may comprise a liquid crystal polymer (LCP) insulator; the signal pin pairs 142 comprise phosphor bronze base material and, gold (Au), and tin (Sn) platings over nickel (Ni) plating; and the ground shields 138 and ground tabs 140 comprise brass base material with tin (Sn) over nickel (Ni) plating. Other electrically conductive base materials and platings (noble or non-noble) can be used to construct signal pins, ground shields, and ground tabs. Other polymers can be used to construct housings.


As shown in FIGS. 18a and 18b, the row of ground tabs 140 is positioned along one side of the mating face of the header module 136. A first row 144 of the plurality of C-shaped ground shields 138 is positioned above the row of ground tabs 140 at an open end of the C-shaped ground shields 138 so that a signal pin pair 146 of the plurality of signal pin pairs 142 is substantially surrounded by a ground tab and a C-shaped ground shield.


A second row 148 of the plurality of C-shaped ground shields 138 is positioned above the first row 144 of the plurality of C-shaped ground shields 138 at an open end of C-shaped ground shields of the second row 148 so that a signal pin pair 150 of the plurality of signal pin pairs 142 is substantially surrounded by an edge of a C-shaped ground shield of the first row 144 and a C-shaped ground shield of the second row 148. It will be appreciated that this pattern is repeated so that each subsequent signal pin pair 142 is substantially surrounded by an edge of a first C-shaped ground shield and a second C-shaped ground shield.


The row of ground tabs 140 and plurality of C-shaped ground shields 138 are positioned on the header module 136 such that when the header module 136 mates with the plurality of wafer assemblies 102 and wafer housing, as described in more detail below, each C-shaped ground shield is horizontal and perpendicular to a wafer assembly 106, and spans both an electrical contact of the first array of electrical contacts 110 and an electrical contact of the second array of electrical contacts of the wafer assembly 106.


As shown in FIG. 18d, each signal pin pair 142 is positioned on the header module 136 such that a distance between a first signal pin 143 of the signal pin pair and a point on a C-shaped ground shield or ground tab (See distances a, b, and c) is substantially equal to a distance between a second signal pin 145 of the signal pin pair and a corresponding point on the C-shaped ground shield or ground tab (See distances a′, b′, and c′). This symmetry between the first and second signal pins 143, 145 and the C-shaped ground shield or ground tab provides improved manageability of signals traveling on the signal pin pair 142.


In some implementations, each signal pin of the plurality of signal pin pairs 142 is a vertical rounded pin as shown in FIG. 19a so that as the header module 136 receives the wafer housing 104, the wafer housing 104 receives the plurality of signal pin pairs 142, and the plurality of signal pin pairs 142 are received by, and engage the electrical mating connectors 129 of the first and second arrays of electrical contacts 110, 112 that are extending from the plurality of wafer assemblies 102. However, in other implementations, each signal pin of the plurality of signal pin pairs 142 is a vertical U-shaped pin as shown in FIG. 19b or FIG. 19c. It will be appreciated that the U-shaped pin provides for efficient manufacturing because dual gage material is not required to make a mating end and a mounting end.


Referring to FIGS. 19d, in some implementations, for each signal pin pair 142, the first signal pin 143 of the signal pin pair mirrors the adjacent second signal pin 145 of the signal pin pair. It will be appreciated that mirroring the signal pins of the signal pin pair 142 provides advantages in manufacturing as well in high-speed electrical performance, while still providing a unique structure for the signal pin pairs.


In some implementations, each C-shaped ground shield 138 and each ground tab 140 of the header module 136 may include one or more mating interfaces 152 as shown in FIGS. 20a, 20b, 20c, 20d, 20e, and 21. Accordingly, as the header module 136 receives the wafer housing 104 as shown in FIGS. 22-24, the wafer housing 104 receives the ground shields 138 and ground tabs 140 of the header module 136, and the C-shaped ground shields 138 and ground tabs 140 of the header module 136 engage the ground tabs 132 extending from the plurality of wafer assemblies 102 at at least the one or more mating interfaces 152.


It will be appreciated that when the header module 136 mates with the wafer housing 104 and plurality of wafer assemblies 102, each set of engaged signal pin pair 142 and electrical mating connectors 129 of the first and second arrays of electrical contacts 110, 112 is substantially surrounded by, and electrically isolated by, a ground tab 132 of a wafer assembly 106, a C-shaped ground shield 138 of the header module 136 and one of a ground tab 140 of the header module 136 or a side of another C-shaped ground shield 138 of the header module 136.


As shown in FIGS. 19-21, each C-shaped ground shield and ground tab of the header module 136 additionally defines one or more substrate engagement elements 156, such as a ground mounting pin, each of which is configured to engage a substrate at a via of the substrate. Further, each signal pin of the header module 136 additionally defines a substrate engagement element 158, such as a signal mounting pin, that is configured to engage a substrate at a via of the substrate. In some implementations, each ground mounting pin 156 and signal mounting pin 158 defines a broadside 161 and an edge 163 that is smaller than the broadside 161.


The ground mounting pins 156 and signal mounting pins 158 extend through the header module 136, and extend away from a mounting face of the header module 136. The ground mounting pins 156 and signal mounting pins 158 are used to engage a substrate such as a backplane circuit board or a daughtercard circuit board.


In some implementations, each pair of signal mounting pins 158 is positioned in one of two orientations, such as broadside coupled or edge coupled. In other implementations, each pair of signal mounting pins 156 is positioned in one of two orientations where in a first orientation, a pair of signal mounting pins 158 are aligned so that the broadsides 161 of the pair are substantially parallel to a substrate, and in a second orientation, a pair of signal mounting pins 158 are aligned so that the broadsides 161 of the pair are substantially perpendicular to the substrate. As discussed above with respect to FIGS. 9d and 9e, the signal pins of a pair of signal mounting pins 158 may be positioned on the header module 136 such that one signal pin of the pair of signal mounting pins 158 mirrors the adjacent signal pin of the pair of signal mounting pins 158.


In some implementations, the ground mounting pins 156 and signal mounting pins 158 may be positioned on the header module 136 as shown in FIGS. 25, 26a and 26b to create a noise-canceling footprint 159. Referring to FIG. 26b, in the noise-canceling footprint 159, an orientation of a pair of signal mounting pins 160 is offset from an orientation of each adjacent pair of signal mounting pins 162 that is not separated from signal mounting pins 160 by a ground mounting pin 163. For example, the orientation of a pair of signal mounting pins 160 may be offset by 90 degrees from the orientation of each pair of signal mounting pins 162 that is not separated from the pair of signal mounting pins 160 by a ground mounting pin 163.


In other implementations of footprints, as shown in FIGS. 27a and 27b, each pair of signal mounting pins 158 is positioned in the same orientation. C-shaped ground shields 138 and ground tabs 140 with multiple ground mounting pins 156 are then positioned around the signal pin pairs 142 as described above. The ground mounting pins 156 of the C-shaped ground shields 138 and ground tabs 140 are positioned such that at least one ground mounting pin 156 is positioned between a signal mounting pin 158 of a first signal pin pair 142 and a signal mounting pin 158 of adjacent signal pin pairs 142. In some implementations, in addition to the ground mounting pins illustrated in FIG. 27a and FIG. 27b, the C-shaped ground shields 138 and ground tabs 140 may include ground mounting pins 156 positioned at locations 157.


In yet other implementations of footprints, as shown in FIGS. 27c and 27d, each pair of signal mounting pins 158 is positioned in the same orientation. C-shaped ground shields 138 and ground tabs 140 with multiple ground mounting pins 156 are then positioned around the signal pin pairs 142 as described above. The ground mounting pins 156 are positioned such that at least one ground mounting pin 156 is positioned between a signal mounting pin 158 of a first signal pin pair 142 and a signal mounting pin 158 of adjacent signal pin pairs 142.


It will be appreciated that positioning ground mounting pins 156 between the signal mounting pins 158 reduces an amount of crosstalk between the signal mounting pins 158. Crosstalk occurs when a signal traveling along a signal pin of a signal pin pair 142 interferes with a signal traveling along a signal pin of another signal pin pair 142.


With respect to the footprints described above, typically, the signal mounting pins 158 of the header module 136 engage a substrate at a plurality of first vias positioned on the substrate, wherein the plurality of first vias are arranged in a matrix of rows and columns and able to provide mounting of the electrical connector. Each first via is associated with one of its closest neighboring first vias to form a pair of first vias. The pair of first vias is configured to receive signal mounting pins 158 of one of the signal pin pairs 142. The ground mounting pins 156 of the C-shaped ground shields 138 and ground tabs 140 of the header module 136 engage a substrate at a plurality of second vias positioned on the substrate. The plurality of second vias are configured to be electrically commoned to one another to provide a common ground, and are positioned amongst the plurality of first vias such that there is at least one second via positioned directly between each first via and any of the closest non-paired first via neighbors.


Examples of substrate footprints that may receive the mounting end of header module 156, or as explained in more detail below the mounting end of the plurality of wafer assemblies 102, are illustrated in FIGS. 28a, 28b, 28c, and 28d. It will be appreciated that substrate footprints should be able to maintain an impedance of a system, such as 100 Ohms differentially, while also minimizing pair-to-pair crosstalk noise. Substrate footprints should also provide adequate routing channels for differential pairs while preserving skew-free routing and connector design. These tasks should be completed for substrate footprints that are highly dense while minding substrate aspect ratio limits where vias must be large enough (given a substrate thickness) in order to ensure reliable manufacturing.


One implementation of an optimized in-row-differential substrate footprint that may accomplish these tasks is illustrated in FIGS. 28a and 28b. This substrate footprint is oriented “in-row” so as to reduce or eliminate routing skew and connector skew. Further, the substrate footprint provides improved performance by providing multiple points of contact 165 for connector grounds shields to the printed circuit board around points of contact 167 for signal pins or electrical contacts. Additionally, the substrate footprint provides the ability to route all differential pairs out of an 8-row footprint in only four layers while minimizing intra-layer, inter-layer, and trace-to-barrel routing noise.


The substrate footprint minimizes pair-to-pair crosstalk in that the total synchronous, multi-aggressor, worst-case crosstalk from a 20 ps (20-80%) edge is approximately 1.90% (far end noise). Further, the footprint is arranged such that a majority of the far end noise comes from “in-row' aggressors, meaning that schemes such as arrayed transmit/receiver pinouts and layer-specific routing can reduce the noise of the footprint to less than 0.50%. In some implementations, at 52.1 pairs of vias per inch, the substrate footprint provides an 8-row footprint with an impedance of over 80 Ohms, thereby providing differential insertion loss magnitude preservation in a 100 Ohm nominal system environment. In this implementation, an 18 mil diameter drill may be used to create the vias of the substrate footprint, keeping an aspect ratio of less than 14:1 for substrates as thick as 0.250 inch.


Another implementation of an optimized in-row-differential substrate footprint is illustrated in FIGS. 28c and 28d. In contrast to the substrate footprint of FIGS. 28a and 28b, adjacent columns of in the substrate footprint are offset from each other in order to minimize noise. Similar to the substrate footprint described above, this substrate footprint is oriented “in-row” so as to reduce or eliminate routing skew and connector skew; provides improved performance by providing multiple points of contact 165 for connector grounds shields to the printed circuit board around points of contact 167 for signal pins or electrical contacts; and provides the ability to route all differential pairs out of an 8-row footprint in only four layers while minimizing intra-layer, inter-layer, and trace-to-barrel routing noise.


The substrate footprint minimizes pair-to-pair crosstalk in that the total synchronous, multi-aggressor, worst-case crosstalk from a 20 ps (20-80%) edge is approximately 0.34% (far end noise). In some implementations, at 52.1 pairs of vias per inch, the substrate footprint provides an impedance of approximately 95 Ohms. In some implementations, a 13 mil diameter drill may be used to create the vias of the substrate footprint, keeping aspect ratio of less than 12:1 for substrates as thick as 0.150 inch.


It will be appreciated that while the footprints of FIGS. 27a, 27b, 27c, and 27d have been described with respect to the high-speed connector systems described in the present application, these same footprints could be used with other modules that connect to substrates such as printed circuit boards.


Referring to FIGS. 29a and 29b, in some implementations, to improve mating alignment between the wafer housing 104 and the header module 136, the header module 136 may include a guidance post 164 and the wafer housing 104 may include a guidance cavity 166 that receives the guidance post 164 when the wafer housing 104 mates with the header module 136. Generally, the guidance post 164 and corresponding guidance cavity 166 engage to provide initial positioning before the wafer housing 104 mates with the header module 136.


Further, in some implementations, the header module 136 may additionally include a mating key 168 and the wafer housing 104 may include a complementary keyhole cavity 170 that receives the mating key 168 when the wafer housing 104 mates with the header module 136. Typically, the mating key 168 and complementary keyhole cavity 170 may be rotated to set the complementary keys at different positions. Wafer housings 104 and header modules 136 may include the mating key 168 and complementary keyhole cavity 170 to control which wafer housing 104 mates with which header module 136.


Referring to the mounting end 170 of the plurality of wafer assemblies 102, as shown in the FIG. 30a, electrical contact mounting pins 172 of the first and second arrays of electrical contacts 110, 112 extend from the wafer assemblies 102. A plurality of tie bars 174 is additionally positioned at the mounting end 170 of the plurality of wafer assemblies 102.


Each tie bar 176, shown in detail in FIG. 31a, includes a plurality of substrate engagement elements 178, such as ground mounting pins, and a plurality of pairs of engagement tabs 180. Each tie bar 174 is positioned across the plurality of wafer assemblies 102 so that the tie bar 174 engages each wafer assembly. Specifically, as shown in FIG. 31b, each pair of engagement tabs 180 engages a different wafer assembly 106 with a first tab 182 of a pair of engagement tabs 174 positioned on one side of the center frame 108 and a second tab 184 of the pair of engagement tabs 174 positioned on the other side of the center frame 108.


The electrical contact mounting pins 172 extend from the plurality of wafer assemblies 102, and the ground mounting pins 178 extend from the plurality of tie bars 174, to engage a substrate such as a backplane circuit board or a daughtercard circuit board, as known in the art. As discussed above, each electrical contact mounting pin 172 and each ground mounting pin may define a broadside 161 and an edge 163 that is smaller than the broadside 161.


In some implementations, each pair of electrical contact mounting pins 172 corresponding to an electrical contact pair 130 is positioned in one of two orientations, such as broadside coupled or edge coupled. In other implementations, each pair of electrical contact mounting pins 172 corresponding to an electrical contact pair 130 is positioned in one of two orientations, wherein in a first orientation, a pair of electrical contact mounting pins 172 is aligned so that the broadsides 161 of the pins are substantially parallel to a substrate, and in a second orientation, a pair of electrical contact mounting pins 172 are aligned so that the broadsides 161 are substantially perpendicular to the substrate.


The electrical contact mounting pins 172 and the ground mounting pins 178 may additionally be positioned at the mounting end 170 of the plurality of wafer assemblies 102 as shown in FIG. 29 to create a noise-canceling footprint. Similar to the noise-canceling footprint discussed above with the respect to the header module 136, in the noise-cancelling footprint at the mounting end 170 of the plurality of wafer assemblies 102, an orientation of a pair of electrical contact mounting pins 182 is offset from an orientation of each adjacent pair of electrical contact mounting pins 184 that is not separated from the pair of electrical contact mounting pins 182 by a ground mounting pin 186.



FIGS. 32
a, 32b, 32c, and 32d are graphs illustrating an approximate performance of the electrical connector system described above with respect to FIGS. 2-31. FIG. 32a is a performance plot illustrating insertion loss vs. frequency for the electrical connector system; FIG. 32b is a performance plot illustrating return loss vs. frequency for the electrical connector system; FIG. 32c is a performance plot illustrating near-end crosstalk noise vs. frequency for the electrical connector system; FIG. 32d is a performance plot illustrating far-end crosstalk noise vs. frequency for the electrical connector system. As shown in FIGS. 32a, 32b, 32c, and 32d, the electrical connector system provides a substantially uniform impedance profile to electrical signals carried on the electrical contacts of the first and second arrays of electrical contacts 110, 112 operating at speeds of up to at least 25 Gbps.


Another implementation of a high-speed backplane connector system 200 is described with respect to FIGS. 33-40. Similar to the connector system 100 described above with respect to FIGS. 2-32, the high-speed backplane connector 200 includes a plurality of wafer assemblies 202 that are positioned adjacent to one another within the connector system 200 by a wafer housing 204.


Each wafer assembly 206 of the plurality of wafer assemblies 202 includes a center frame 208, a first array of electrical contacts 210, a second array of electrical contacts 212, a first ground shield lead frame 214, and a second ground shield lead frame 216. In some implementations, the center frame 208 may comprise a liquid crystal polymer (LCP); the first and second arrays of electrical contacts 210, 212 may comprise phosphor bronze and gold (Au) or tin (Sn) over nickel (Ni) plating; and the first and second ground shield lead frames 214, 216 may comprise brass or phosphor bronze and gold (Au) or tin (Sn) over nickel (Ni) plating. However, in other implementations, the center frame 208 may comprise other polymers; the first and second arrays of electrical contacts 210, 212 may comprise other electrical conductive base materials and platings (noble or non-noble); and the first and second ground shield lead frames 214, 216 may comprise other electrical conductive base materials and platings (noble or non-noble).


As shown in FIGS. 34, 35a and 35b, the center frame 208 defines a first side 218 and a second side 220 opposing the first side 218. The first side 218 comprises a conductive surface that defines a plurality of first electrical contact channels 222 and a plurality of first ground shield channels 224. The second side 220 also comprises a conductive surface that defines a plurality of second electrical contact channels 226 and a plurality of second ground shield channels 228.


In some implementations, the first side 218 of the center frame 208 may additionally define a plurality of mating ridges (not shown) and a plurality of mating recesses (not shown), and the second side 220 of the center frame 208 may additionally define a plurality of mating ridges (not shown) and a plurality of mating recesses (not shown), as discussed above with respect to FIGS. 17a and 17b. Typically at least one mating ridge and mating recess is positioned between two adjacent electrical contact channels of the plurality of first electrical contact channels 222 and at least one mating ridge and mating recess is positioned between two adjacent electric contact channels of the plurality of second electrical contact channels 226.


When each wafer assembly 206 is assembled, the first array of electrical contacts 210 is positioned substantially within the plurality of first electrical contact channels 222 of the first side 218 and the second array of electrical contacts 212 is positioned substantially within the plurality of second electrical contact channels 226 of the second side 220. In some implementations, the electrical contact channels 222, 226 are lined with an insulation layer to electrically isolate the electrical contacts 210, 212 positioned in the electrical contact channels 222, 226.


When positioned within the electrical contact channels, each electrical contact of the first array of electrical contacts 210 is positioned adjacent to an electrical contact of the second array of electrical contacts 212. In some implementations, the first and second arrays of electrical contacts 210, 212 are positioned in the plurality of channels 222, 226 such that a distance between adjacent electrical contacts is substantially the same throughout the wafer assembly 206. Together, the adjacent electrical contacts of the first and second arrays of electrical contacts 210, 212 form an electrical contact pair 230. In some implementations, the electrical contact pair 230 is an electrical differential pair.


As shown in FIG. 34, each electrical contact of the first and second arrays of electrical contacts 210, 212 defines an electrical mating connector 231 that extends away from a mating end 234 of the wafer assembly 206 when the first and second arrays of electrical contacts 210, 212 are positioned substantially within the electrical contact channels 222, 226. In some implementations, the electrical mating connectors 231 are closed-band shaped as shown in FIG. 8, where in other implementations, the electrical mating connectors 231 are tri-beam shaped as shown in FIG. 9a or dual-beam shaped as shown in FIG. 9b. Other mating connector styles could have a multiplicity of beams.


When each wafer assembly 206 is assembled, the first ground shield lead frame 214 is positioned substantially within the plurality of first ground shield channels 224 of the first side 218 and the second ground shield lead frame 216 is positioned substantially within the plurality of second ground shield channels 228 of the second side 220. Each ground shield lead frame of the first and second ground shield lead frames 214, 216 defines a ground mating tab 232 that extends away from the mating end 234 of the wafer assembly 206 when the ground shield lead frames 214, 216 are positioned substantially within the ground shield channels 224, 228. As shown in FIG. 36, one of the ground shield lead frames 214, 216 is typically positioned above and below each pair of electrical mating connectors 231 associated with an electrical contact pair 230.


The wafer housing 204 receives the electrical mating connectors 231 and ground tabs 232 extending from the mating end 234 of the plurality of wafer assemblies 202, and positions each wafer assembly 206 adjacent to another wafer assembly of the plurality of wafer assemblies 202. As shown in FIG. 38, when positioned adjacent to one another, two wafer assemblies 206 define a plurality of air gaps 235 substantially between a length of an electrical contact of one wafer assembly and a length of an electrical contact of the other wafer assembly. As discussed above, the air gaps 235 electrically isolate the electrical contacts positioned within the air gaps.


Referring to FIGS. 39a, 39b, 39c, and 39d, in some implementations, the wafer housing 204 defines a space 233 between a mating face of the wafer housing 204 and the center frame 208. The space 233 creates an air gap that electrically isolates at least the electrical mating connectors 231 of the first and second array of electrical contacts 210, 212. It will be appreciated that any of the wafer housings described in the present application may utilize an air gap between a mating face of the wafer housing and the center frames of a plurality of wafer assemblies to electrically isolate electrical mating connectors extending from the plurality of wafer assemblies into the wafer housing.


A header module 236 of the connector system 200, such as the header module 136 described above with respect to FIGS. 18-28, is adapted to mate with the wafer housing 204 and plurality of wafer assemblies 202. As shown in FIGS. 39a, 39b, 39c, and 39d, as the header module 236 receives the wafer housing 204, the wafer housing 204 receives a plurality of signal pin pairs 242, a plurality of C-shaped ground shields 238, and a row of ground tabs 240 extending from a mating face of the header module 236. As the plurality of signal pin pairs 242 are received by the wafer housing 204, the signal pin pairs 242 engage the electrical mating connectors 231 extending from the first and second arrays of electrical contacts 210, 212. Additionally, as the plurality of C-shaped ground shields 238 and row of ground tabs 240 are received by the wafer housing 204, the C-shaped ground shields 238 and ground tabs 240 engage the ground tabs 232 extending from the plurality of wafer assemblies 202.


As shown in FIG. 39b, the signal pin pairs 242 engage the electrical mating connectors 231 and the plurality of C-shaped ground shields 238 and row of ground tabs 240 engage the ground tabs 232 in the air gap 233 of the wafer housing 204. Accordingly, the air gap 233 electrically isolates the electrical mating connectors 231 of the first and second array of electrical contacts 210, 212; the ground tabs 232 extending from the plurality of wafer assemblies 202; and the C-shaped ground shields 238, ground tabs 240, and signal pin pairs extending from the header module 236.


Referring to a mounting end 264 of the plurality of wafer assemblies 202, each electrical contact of the first and second arrays of electrical contacts 210, 212 defines a substrate engagement element 266, such as an electrical contact mounting pin, that extends away from the mounting end 264 of the plurality of wafer assemblies 202. Additionally, each ground shield of the first and second ground shield lead frames 214, 216 define one or more substrate engagement elements 272, such as ground contact mounting pins, that extend away from the mounting end 264 of the plurality of wafer assemblies 202. As discussed above, in some implementations, each electrical contact mounting pin 266 and ground contact mounting pin 272 defines a broadside and an edge that is smaller than the broadside. The electrical contact mounting pins 266 and ground contact mounting pins 272 extend away from the mounting end 264 to engage a substrate, such as a backplane circuit board or a daughtercard circuit board.


In some implementations, each pair of electrical contact mounting pins 266 corresponding to an electrical contact pair 230 is positioned in one of two orientations, such as broadside coupled or edge coupled. In other implementations, each pair of electrical contact mounting pins 266 corresponding to an electrical contact pair 230 is positioned in one of two orientations, where in a first orientation, a pair of electrical contact mounting pins 266 is aligned so that the broadsides of the pins are substantially parallel to a substrate, and in a second orientation, a pair of electrical contact mounting pins 266 are aligned so that the broadsides are substantially perpendicular to the substrate. Further, the electrical contact mounting pins 266 and the ground mounting pins 272 may be positioned at the mounting end 264 of the plurality of wafer assemblies 102 to create a noise-canceling footprint, as discussed above with respect to FIGS. 26 and 27.



FIGS. 40
a, 40b, 40c, and 40d are graphs illustrating an approximate performance of the electrical connector system described above with respect to FIGS. 33-39. FIG. 40a is a performance plot illustrating insertion loss vs. frequency for the electrical connector system; FIG. 40b is a performance plot illustrating return loss vs. frequency for the electrical connector system; FIG. 40c is a performance plot illustrating near-end crosstalk noise vs. frequency for the electrical connector system; and FIG. 40d is a performance plot illustrating far-end crosstalk noise vs. frequency for the electrical connector system. As shown in FIGS. 40a, 40b, 40c, and 40d, the electrical connector system provides a substantially uniform impedance profile to electrical signals carried on the electrical contacts of the first and second arrays of electrical contacts 210, 212 operating at speeds of up to at least 25 Gbps.


Another implementation of a high-speed backplane connector system 300 is described with respect to FIGS. 41-54. Similar to the connector systems 100, 200 described above with respect to FIGS. 2-40, the high-speed backplane connector 300 includes a plurality of wafer assemblies 302 that are positioned adjacent to one another within the connector system 300 by a wafer housing 304. Each wafer assembly 306 of the plurality of wafer assemblies 302 includes a first housing 308, a first array of overmolded electrical contacts 310, a second array of overmolded electrical contacts 312, and a second housing 314.


In some implementations, the first and second housings 308, 314 may comprise a liquid crystal polymer (LCP) and the first and second arrays of electrical contacts 310, 312 may comprise phosphor bronze and gold (Au) or tin (Sn) over nickel (Ni) plating. However in other implementations, the first and second housings 308, 314 may comprise other polymers or tin (Sn), zinc (Zn), or aluminum (Al) with platings such as copper (Cu), and the first and second arrays of electrical contacts 310, 312 may comprise other electrical conductive base materials and platings (noble or non-noble).


As shown in FIGS. 41, 43, and 44a, in some implementations, the second housing 314 comprises an embedded ground frame 316 at a side of the second housing 324 that defines a plurality of substrate engagement elements 318, such as ground mounting pins, and a plurality of ground mating tabs 320. The ground mounting pins 318 extend away from a mounting end 364 of the wafer assembly 306 and the ground mating tabs 320 extend away from a mating end 332 of the wafer assembly 306. However in other implementations, as shown in FIGS. 42, 44b, and 44c, the ground frame 316 is positioned at a side of the second housing 314 and is not embedded in the second housing 314. In some implementations, the ground frame 316 may comprise a brass base material with tin (Sn) or nickel (Ni) plating. However, in other implementations, the ground frame 316 may comprise other electrical conductive base materials and platings (noble or non-noble).


Each electrical contact of the first and second arrays of electrical contacts 310, 312 defines a substrate engagement element 322, such as an electrical contact mounting pin; a lead 324 that may be at least partially surrounded by an insulating overmold 325; and an electrical mating connector 327. In some implementations, the electrical mating connectors 327 are closed-band shaped as shown in FIG. 8, where in other implementations, the electrical mating connectors 327 are tri-beam shaped as shown in FIG. 9a or dual-beam shaped as shown in FIG. 9b. Other mating connector styles could have a multiplicity of beams.


The first housing 308 comprises a conductive surface that defines a plurality of first electrical contact channels 328 and the second housing 314 comprises a conductive surface that defines a plurality of second electrical contact channels 329. In some implementations, the first housing 308 may additionally define a plurality of mating ridges (not shown) and a plurality of mating recesses (not shown), and second housing 314 may additionally define a plurality of mating ridges (not shown) and a plurality of mating recesses (not shown), as discussed above with respect to FIGS. 17a and 17b. Typically at least one mating ridge and mating recess is positioned between two adjacent electrical contact channels of the plurality of first electrical contact channels 328 and at least one mating ridge and mating recess is positioned between two adjacent electric contact channels of the plurality of second electrical contact channels 329.


When the wafer assembly 306 is assembled, the first array of electrical contacts 310 is positioned within the plurality of first electrical contact channels 328; the second array of electrical contacts 312 is positioned within the plurality of second electrical contact channels 329; and the first housing 308 mates with the second housing 314 to form the wafer assembly 306. Further, in implementations including mating ridges and mating recesses, the mating ridges of the first housing 308 engage and mate with the complementary mating recesses of the second housing 314 and the mating ridges of the second housing 314 mate with the complementary mating recesses of the first housing 308.


In implementations where at least a portion of the first array of electrical contacts 310 is surrounded by an insulating overmold 325, the insulating overmold 325 associated with the first array of electrical contacts 310 is additionally positioned in the plurality of first electrical contact channels 328. Similarly, in implementations where at least a portion of the second array of electrical contacts 312 is surrounded by an insulating overmold 325, the insulating overmold 325 associated with the second array of electrical contacts 310 is additionally positioned in the plurality of second electrical contact channels 329. The insulating overmolds 325 serve to electrically isolate the electrical contacts of the first and second array of electrical contacts 310, 312 from the conductive surfaces of the first and second housings 308, 314.


Referring to FIG. 45, in some implementations, each insulating overmold 325 defines a recess 331 such that when the insulating overmold is positioned in an electrical contact channel 328, 329, an air gap 333 is formed between the recess 331 of the insulating overmold 325 and a wall of the electrical contact channel 328, 329. The electrical contacts of the first and second arrays of electrical contacts 310, 312 are then positioned in the air gap 333 to electrically isolate the electrical contacts from the conductive surfaces of the electrical contact channels 328, 329.


Referring to FIG. 46, when positioned within the first and second electrical contact channels 328, 329, each electrical contact of the first array of electrical contacts 310 is positioned adjacent to an electrical contact of the second array of electrical contacts 312. In some implementations, the first and second arrays of electrical contacts 310, 312 are positioned in the electrical contact channels 328, 329 such that a distance between adjacent electrical contacts is substantially the same throughout the wafer assembly 306. Together, the adjacent electrical contacts form an electrical contact pair 330, which in some implementations is also a differential pair. Typically, one of the ground mating tabs 320 is positioned above and below the electrical mating connectors 327 associated with each electrical contact pair 330.


Referring to FIGS. 47a , 47b, 47c, and 47d, in some implementations each ground mating tab 320 of the ground frame 316 includes at least a first mating rib 321 and a second mating rib 323. When the wafer assembly 306 is assembled, each ground mating 320 extends across an electrical contact pair 330, the first mating rib 321 contacts the first housing 308 and the second mating rib 323 contacts the second housing 314. Due to the contact between the first housing 308, second housing 314, and ground frame 316, the first housing 308, second housing 314, and ground frame 316 are electrically commoned to each other.


Referring to FIGS. 48a and 48b, the wafer housing 304 receives the electrical mating connectors 327 and ground tabs 320 extending from the mating end 332 of the wafer assemblies 302 and positions each wafer assembly 306 adjacent to another wafer assembly 306 of the plurality of wafer assemblies 302. As shown in FIG. 49, in some implementations the wafer housing 304 positions two wafer assemblies 306 adjacent to each other such that an air gap 307 exists between the two adjacent wafer assemblies 306. The air gap 307 assists in creating a continuous reference structure including at least the first housing 308, second housing 314, and ground frame 316 of each wafer assembly 306. In some implementations, a distance between two adjacent wafer assemblies 306 (the air gap 307) may be greater than zero but less than or equal to substantially 0.5 mm.


Referring to FIGS. 48a and 48b, the connector system 300 includes a header module 336, such as the header modules 136, 236 described above, adapted to mate with the wafer housing 304 and plurality of wafer assemblies 302. As shown in FIGS. 48 and 50, as the header module 336 mates with the wafer housing 304, the wafer housing 304 receives a plurality of signal pin pairs 342, a plurality of C-shaped ground shields 338, and a row of ground tabs 340 extending from a mating face of the header module 336. As the plurality of signal pin pairs 342 are received by the wafer housing 304, the signal pin pairs 342 engage the electrical mating connectors 327 extending from the first and second arrays of electrical contacts 310, 312. Additionally, as the plurality of C-shaped ground shields 338 and row of ground tabs 340 are received by the wafer housing 304, the C-shaped ground shields 338 and ground tabs 340 engage the ground tabs 320 extending from the plurality of wafer assemblies 202.


Referring to FIGS. 51-53, in some implementations, the connector system 300 includes one or more organizers. In one implementation, as shown in FIGS. 51a and 51b, an organizer 367 is positioned along a backside of the plurality of wafer assemblies 302 to lock the plurality of wafer assemblies 302 together. In some implementations, the organizer 367 may comprise a brass base material with tin (Sn) over nickel (Ni) plating. However, in other implementations, the organizer 367 may be stamped or molded from any thin material that is mechanically stiff.


In other implementations, as shown in FIGS. 52a, 52b, and 52c, an organizer 366 is positioned at the mounting end 364 of the plurality of wafer assemblies 302. Typically, the organizer 366 comprises columns of overmolded plastic insulators 368 positioned on an etched metal plate 370. In some implementations, the insulator 368 may comprise a liquid crystal polymer (LCP) and the metal plate may comprise a brass or phosphor bronze base with tin (Sn) over nickel (Ni) plating. However, in other implementations, the insulator 368 may comprise other polymers and the metal plate may comprise other electrically conductive base materials and platings (noble or non-noble).


The plastic insulators 368 and metal plate 370 include complementary apertures 372 dimensioned to allow the electrical contact mounting pins 322 of the first and second array of electrical contacts 310, 312 to extend through the organizer 366 and away from the wafer assemblies 302 as shown in FIG. 51 to engage a substrate such as a backplane circuit board or a daughtercard circuit board. Similarly, the metal plate 370 includes apertures 372 dimensioned to allow the mounting pins 318 of the ground frames 316 to extend through the organizer 366 and away from the wafer assemblies 302, as shown in FIGS. 52b and 52c, to engage a substrate such as a backplane circuit board or a daughtercard circuit board.


Yet another implementation of an organizer 366 positioned at the mounting end 364 of the plurality of wafer assemblies 302 is illustrated in FIGS. 53a, 53b, 53c, and 53d. In this implementation, in addition to apertures 372 that allow the electrical contact mounting pins 322 of the first and second arrays of electrical contacts 310, 312 to extend through the organizer 366 and away from the wafer assemblies 302, and apertures 374 that allow the mounting pins 318 of the ground fames 316 to extend through the organizer 366 and away from the wafer assemblies 302, the organizer 366 additionally includes a plurality of apertures 375 that allow projections 376 extending from the first and/or second housings 308, 314 to pass through the organizer 366. When the plurality of wafer assemblies 302 is mounted to a substrate, such as a printed circuit board, the projections 376 extend through the organizer 366 and contact the substrate. By extending projections 376 from the first or second housings 308, 314 to the substrate, the projections 376 may provide shielding to the electrical contact mounting pins 322 of the first and second arrays of electrical contacts 310, 312 as they pass through the organizer 366.


In some implementations, the projections 376 extending from the first and/or second housings 308, 314 are flush with the organizer 366 as shown in FIG. 53a so that when the plurality of wafer assemblies 302 is mounted to the substrate, both the projections 376 and the organizer 366 contact the substrate. However in other implementations, as shown in FIGS. 53b, 53c, and 53d, the projections 376 extending from the first and/or second housings 308, 314 extend away from the organizer 366. Because the projections 376 extend away from the organizer 366, when the plurality of wafer assemblies 302 is mounted to a substrate, an air gap 378 is created between the organizer 366 and the substrate that assists in electrically isolating electrical contact mounting pins 322 of the first and second arrays of electrical contacts 310, 312 extending away from the organizer 366. The air gap 378 additionally assists in creating a continuous references structure including at least the first wafer housing 308, second wafer housing 314, and ground shield 316 of each wafer assembly 306. In some implementations, a distance between the organizer 366 and the substrate (the air gap 378) may be greater than zero but less than or equal to substantially 0.5 mm.


In some implementations, each pair of electrical contact mounting pins 332 corresponding to an electrical contact pair 330 is positioned in one of two orientations, such as broadside coupled or edge coupled. In other implementations, each pair of electrical contact mounting pins 332 corresponding to an electrical contact pair 330 is positioned in one of two orientations, where in a first orientation, a pair of electrical contact mounting pins 332 is aligned so that the broadsides of the pins are substantially parallel to a substrate, and in a second orientation, a pair of electrical contact mounting pins 332 are aligned so that the broadsides are substantially perpendicular to the substrate. Further, the electrical contact mounting pins 332 and the ground mounting pins 318 may be positioned at the mounting end 364 of the plurality of wafer assemblies 332 to create a noise-canceling footprint, as discussed above with respect to FIGS. 26, 27, and 28.



FIGS. 54
a, 54b, 54c, and 54d are graphs illustrating an approximate performance of the electrical connector system described above with respect to FIGS. 41-53. FIG. 54a is a performance plot illustrating insertion loss vs. frequency for the electrical connector system; FIG. 54b is a performance plot illustrating return loss vs. frequency for the electrical connector system; FIG. 54c is a performance plot illustrating near-end crosstalk noise vs. frequency for the electrical connector system; and FIG. 54d is a performance plot illustrating far-end crosstalk noise vs. frequency for the electrical connector system. As shown in FIGS. 54a, 54b, 54c, and 54d, the electrical connector system provides a substantially uniform impedance profile to electrical signals carried on the electrical contacts of the first and second arrays of electrical contacts 310, 312 operating at speeds of up to at least 25 Gbps.


Yet another implementation of a high-speed backplane connector system 400 is described with respect to FIGS. 55-63. Generally, the connector system 400 includes a ground shield 402, a plurality of housing segments 404, and a plurality of electrical contact assemblies 406. In some implementations, the ground shield 402 may comprise a liquid crystal polymer, tin (Sn) plating and copper (Cu) plating. However, in other implementations, the ground shield 402 may comprise other materials such as zinc (Zn), aluminum (Al), or a conductive polymer.


Referring to FIGS. 57a and 57b, each electrical contact assembly 408 of the plurality of electrical contact assemblies 406 includes a plurality of electrical contacts 410 and a plurality of substantially rigid insulated sections 412. In some implementations, the electrical contacts 410 may comprise a phosphor bronze base material and gold plating and tin plating over nickel plating, and the insulating sections 412 may comprise a liquid crystal polymer (LCP). However, in other implementations, the electrical contacts 410 may comprise other electrically conductive base materials and platings (noble or non-noble) and the insulating sections 412 may comprise other polymers.


Each electrical contact of the plurality of electrical contacts 410 defines a length direction 414 with one or more substrate engagement elements 415, such as electrical contact mounting pins, at a mounting end 426 of the electrical contact and defines an electrical mating connector 417 at a mating end 422 of the electrical contact. In some implementations, the electrical mating connectors 417 are closed-band shaped as shown in FIG. 8, where in other implementations, the electrical mating connectors 417 are tri-beam shaped as shown in FIG. 9a or dual-beam shaped as shown in FIG. 9b. Other mating connector styles could have a multiplicity of beams.


The electrical contacts 410 are positioned within the electrical contact assembly 408 such that each electrical contact is substantially parallel to the other electrical contacts. Typically, two electrical contacts of the plurality of electrical contacts 410 form an electrical contact pair 430, which in some implementations may be a differential pair.


The plurality of insulated sections 412 is positioned along the length direction of the plurality of electrical contacts 410 to position the electrical contacts 410 in the substantially parallel relationship. The plurality of insulated sections 412 are spaced apart from one another along the length of the plurality of electrical contacts 410. Due to the spaces 416 between the insulated sections, the electrical contact assembly 408 may be bent between the insulated sections 412, as shown in FIG. 55b, while still maintaining the substantially parallel relationship between the electrical contacts of the plurality of electrical contacts 410. Parallel contact pairs could be positioned in a helical configuration (like twisted pairs of wires) within each insulated section, and oriented favorably for bending at the spaces between insulated sections.


Each housing segment of the plurality of housing segments 404 defines a plurality of electrical contact channels 418. The electric contact channels 418 may comprise a conductive surface to create a conductive pathway. Each electric contact channel 418 is adapted to receive one of the electrical contact assemblies 408 and to electrically isolate the electrical contacts 410 of the electrical contact assembly positioned within the electric contact channel from the conductive surfaces of the electric contact channel and from electrical contacts 410 positioned in other electric contact channels.


As shown in FIGS. 56a and 56c, the ground shield 402 defines a plurality of segment channels 425, each of which is adapted to receive a housing segment of the plurality of housing segments 404. The ground shield 402 positions the plurality of housing segments 404 as shown in FIG. 55 so that the electrical mating connectors 417 of the electrical contact assemblies 406 extending from the housing segments 404 form a matrix of rows and columns. It should be appreciated that each housing segment of the plurality of housing segments 404 and associated electrical contact assemblies 406 form a row of the matrix so that when the plurality of housing segments 404 are positioned adjacent to one another as shown in FIG. 54b, the matrix is formed.


The ground shield 402 defines a plurality of ground mating tabs 420 extending from a mating end 422 of the ground shield 402 and defines a plurality of substrate engagement elements 424, such as ground mounting pins, extending from a mounting end 426 of the ground shield 402. The ground mounting pins may define a broadside and an edge that is smaller than the broadside.


In some implementations, each pair of electrical contact mounting pins 415 corresponding to an electrical contact pair 430 is positioned in one of two orientations, such as broadside coupled or edge coupled. In other implementations, each pair of electrical contact mounting pins 415 corresponding to an electrical contact pair 430 is positioned in one of two orientations, wherein in a first orientation, a pair of electrical contact mounting pins 415 is aligned so that the broadsides of the pins are substantially parallel to a substrate, and in a second orientation, a pair of electrical contact mounting pins 415 are aligned so that the broadsides are substantially perpendicular to the substrate. Other mounting pin orientations from 0 degrees to 90 degrees between broadside and edge are possible. Further, the electrical contact mounting pins 415 and the ground mounting pins 424 may be positioned to create a noise-canceling footprint, as discussed above with respect to FIGS. 26, 27, and 28.


The connector system 400 may include a mounting-end organizer 428 and/or a mating-end organizer 432. In some implementations the mounting-end and mating-end organizers 428, 432 may comprise a liquid crystal polymer (LCP). However, in other implementations, the mounting-end and mating-end organizers 428, 432 may comprise other polymers. The mounting-end organizer 428 defines a plurality of apertures 434 so that when the mounting-end organizer 428 is positioned at the mounting end 426 of the ground shield 402, the ground mounting pins 424 extending from the ground shield 402 and the electrical contact mounting pins 415 extending from the plurality of electrical contact assemblies 406 pass through the plurality of apertures 434, and extend away from the mounting-end organizer 428 to engage one of a backplane circuit board or a daughtercard circuit board, as explained above.


Similarly, the mating-end organizer 432 defines a plurality of apertures 435 so that when the mating-end organizer 432 is positioned at the mating end 426 of the ground shield 402, the ground mating tabs 420 extending from the ground shield 402 and the electrical mating connectors 417 extending from the plurality of electrical contact assemblies 406 pass through the plurality of apertures 434, and extend away from the mating-end organizer 432.


Referring to FIG. 62, the connector system 400 includes a header module 436, such as the header modules 136, 236, 336 described above, adapted to receive the ground mating tabs 420 and electrical mating connectors 417 extending away from the mating-end organizer 432. As the header module 436 receives the electrical mating connectors 417, a plurality of signal pin pairs 442 extending from a mating face of header module 436 engages the electrical mating connectors 417. Similarly, as the header module 436 receives the ground mating tabs 420, a plurality of C-shaped ground shields 438 and row of ground tabs 440 extending from the mating face of the header module 436 engage the ground mating tabs 420.



FIGS. 63
a, 63b, 63c, and 63d are graphs illustrating an approximate performance of the electrical connector system described above with respect to FIGS. 55-62. FIG. 63a is a performance plot illustrating insertion loss vs. frequency for the electrical connector system; FIG. 63b is a performance plot illustrating return loss vs. frequency for the electrical connector system; FIG. 63c is a performance plot illustrating near-end crosstalk noise vs. frequency for the electrical connector system; and FIG. 63d is a performance plot illustrating far-end crosstalk noise vs. frequency for the electrical connector system. As shown in FIGS. 63a, 63b, 63c, and 63d, the electrical connector system provides a substantially uniform impedance profile to electrical signals carried on the electrical contacts of the first and second arrays of electrical contacts 410 operating at speeds of up to at least 25 Gbps.


Additional implementations of wafer assemblies used in a high-speed backplane connector system is described below respect to FIGS. 64-71. Similar to the connector systems 100, 200, 300 described above with respect to FIGS. 2-54, a high-speed backplane connector system may includes a plurality of wafer assemblies 502 that are positioned adjacent to one another within the connector system 500 by a wafer housing, as described above.


Referring to FIGS. 64 and 65, in one implementation, each wafer assembly 505 of the plurality of wafer assemblies 502 includes a plurality of electrical signal contacts 506, a plurality of groundable electric contacts 508, and a frame 510. The frame 510 defines a first side 512 and a second side 514. The first side 512 further defines a plurality of first channels 516, each of which comprises a conductive surface and is adapted to receive one or more electrical signal contacts of the plurality of electrical signal contacts 506. In some implementations, the plurality of electrical signal contacts 506 is positioned within a signal lead shell 518 that is sized to be received by the plurality of first channels 516 as shown in FIG. 64. It will be appreciated that in some implementations, two electrical signal contacts of the plurality of electrical signal contacts 506 are positioned within the signal lead shell 518 to form an electrical contact pair 520, which may additionally be a differential pair.


The second side 514 of the frame 510 may also define a plurality of second channels 522. Each channel of the plurality of second channels 522 includes a conductive surface and is adapted to receive one or more electrical signal contacts, as explained in more detail below.


The frame 510 further includes a plurality of apertures 524 extending into the conductive surface of the plurality of first channels 516. In some implementations, the plurality of apertures 524 may also extend into the conductive surface of the plurality of second channels 522.


As shown in FIG. 64, each aperture of the plurality of apertures 524 is spaced apart from another aperture of the plurality of apertures along the frame 510, and is positioned on the frame 510 between channels of the plurality of first channels 516. Each aperture of the plurality of apertures 524 is adapted to receive a groundable electric contact of the plurality of groundable electric contacts 508. In some implementations, the plurality of gorundable electric contacts 508 are electrically connected to the conductive surfaces of the first and second sides 512, 514.


A wafer housing, such as the wafer housing described above 104, 204, and 304, receives a mating end 526 of the plurality of wafer assemblies 502 and positions each wafer assembly adjacent to another wafer assembly of the plurality of wafer assemblies 502. When positioned in the wafer housing 504, the signal lead shell 518 engaging the first side 514 of the frame 510 also engages the second side 514 of the frame 510 of an adjacent wafer assembly.


As shown in FIGS. 66a, 66b, and 67, the connector system 500 includes a header unit 536 adapted to mate with a wafer housing and the plurality of wafer assemblies 502. When the header unit 536 mates with the wafer housing and plurality of wafer assemblies 502, the electrical signal contacts 506 of the wafer assemblies 502 receive a plurality of signal pin pairs 542 extending from a mating face of the header module 536. Similarly, when the header unit 536 mates with the wafer housing and plurality of wafer assemblies 502, the groundable electric contacts 508 receive a plurality of ground pins or ground shields 540 extending from the mating face of the header module 536.


Each signal pin of the signal pin pairs 542 defines a substrate engagement element such as a signal mounting pin 544 and each ground pin 540 defines a substrate engagement element such as a ground mounting pin 546. The signal pins 542 and ground pins 540 extend through the header unit 536 so that the signal mounting pins 544 and ground mounting pins 546 extend away from a mounting face of the header module 536 to engage a backplane circuit board or a daughtercard circuit board.


As described above, in some implementations, each pair of signal mounting pins 544 is positioned in one of two orientations, such as broadside coupled or edge coupled. In other implementations, each pair of signal mounting pins 544 is positioned in one of two orientations where in a first orientation, a pair of signal mounting pins 544 are aligned so that broadsides of the pair are substantially parallel to a substrate, and in a second orientation, a pair of signal mounting pins 544 are aligned so that the broadsides of the pair are substantially perpendicular to the substrate. Further, the signal mounting pins 544 and the ground mounting pins 546 may be positioned to create a noise-cancelling footprint, as described above with respect to FIGS. 26, 27, and 28.


Referring to FIG. 68, in some implementations, electrical signal contacts are not embedded in a signal lead shell 518, but are positioned within channels of the signal lead shell 518. For example, the signal lead shell 518 may define a plurality of first channels 525 and a plurality of second channels 526. A first array of electrical contacts 527 is positioned within the plurality of first channels 525 and a second array of electrical contacts 528 is positioned within the plurality of second channels 526.


When positioned within the channels 525, 526, each electrical contact of the first array of electrical contacts 527 is positioned adjacent to an electrical contact of the second array of electrical contacts 528. Together, the two electrical contacts form the electrical contact pair 520, which may also be a differential pair.


When the signal lead shell 518 is positioned between a frame 510 of a wafer assembly and a frame 510 of an adjacent wafer assembly, a plurality of air gaps 529 are formed between one of the channels 525, 526 of the signal lead shell 518 and a frame 510 of a wafer assembly 505. The air gaps 529 serve to electrically isolate the electrical contact positioned in the air gap from the conductive surfaces of the channels 525, 526.


Referring to FIGS. 69 and 70, in some implementations, each wafer assembly 505 may include a locking assembly 532 to secure the plurality of wafer assemblies 502 together. For example, as shown in FIG. 68, the locking assembly 532 may be a fork that extends into an adjacent wafer assembly 505 and mates with a frame 510 of the adjacent wafer assembly 505. Alternatively, as shown in FIG. 69, the locking assembly 532 may be a wave spring that engages two adjacent wafer assemblies 505.



FIGS. 71
a, 71b, 71c, and 71d are graphs illustrating an approximate performance of the high-speed connector system utilizing the wafer assemblies described above with respect to FIGS. 64-70. FIG. 71a is a performance plot illustrating insertion loss vs. frequency for the high-speed connector system; FIG. 71b is a performance plot illustrating return loss vs. frequency for the high-speed connector system; FIG. 71c is a performance plot illustrating near-end crosstalk noise vs. frequency for the high-speed connector system; and FIG. 71d is a performance plot illustrating far-end crosstalk noise vs. frequency for the high-speed connector system. As shown in FIGS. 71a, 71b, 71c, and 71d, the electrical connector system provides a substantially uniform impedance profile to electrical signals carried on the electrical contacts 506 operating at speeds of up to at least 25 Gbps.


While various high-speed backplane connector systems have been described with reference to particular embodiments, it will be understood by those skilled in the art that various changes may be made and equivalents may be substituted for elements thereof without departing from the scope of the invention. In addition, many modifications may be made to adapt a particular situation or material to the teachings of the invention without departing from the essential scope thereof. Therefore, it is intended that the invention not be limited to the particular embodiment disclosed as the best mode contemplated for carrying out this invention, but that the invention will include all embodiments falling within the scope of the appended claims.

Claims
  • 1. A substrate configured to receive an electrical component, the substrate comprising: a plurality of first vias positioned on the substrate, the first vias arranged in a matrix of rows and columns and configured to provide mounting of the electric component, each first via associated with one of its closest neighbor first via to form a pair;a plurality of second vias capable of being electrically commoned to one another;wherein the second vias are positioned amongst the plurality of first vias such that there is at least one second via positioned directly between each first via and any of the closest non-paired first via neighbors.
  • 2. The substrate of claim 1, wherein at least a portion of the plurality of first vias are configured to receive substrate engagement elements of signal pins of a header assembly.
  • 3. The substrate of claim 2, wherein the substrate engagement elements comprise signal mounting pins.
  • 4. The substrate of claim 1, wherein at least a portion of the plurality of second vias are configured to receive substrate engagement elements of C-shaped ground shields of a header assembly.
  • 5. The substrate of claim 4, wherein the substrate engagement elements comprise ground mounting pins.
  • 6. The substrate of claim 1, wherein the plurality of second vias are electrically connected to a common ground.
  • 7. The substrate of claim 1, wherein the substrate comprises a first row of first vias that is aligned with a second row of first vias that is adjacent to the first row of first vias.
  • 8. The substrate of claim 1, wherein the substrate comprises a first row of first vias that is offset from a second row of first vias that is adjacent to the first row of first vias.
  • 9. A substrate configured to receive an electrical component, the substrate comprising: a plurality of first vias positioned on the substrate, the first vias arranged in a matrix of rows and columns and configured to provide mounting of the electric component, each first via associated with one of its closest neighbor first vias in a horizontal manner to form a pair of first vias; anda plurality of second vias capable of being electrically commoned to one another;wherein the second vias are positioned amongst the plurality of first vias such that each second via is positioned between a first via of a first pair of first vias and a first via of a second pair of first vias that is adjacent to the first pair of first vias.
  • 10. The substrate of claim 9, wherein the size of the second vias is less than the size of the first vias.
  • 11. The substrate of claim 9, wherein the substrate comprises a first column of pairs of first vias that is aligned with a second column of pairs of first vias that is adjacent to the first column of pairs of first vias.
  • 12. The substrate of claim 9, wherein the substrate comprises a first column of pairs of first vias that is offset from a second column of pairs of first vias that is adjacent to the first column of pairs of first vias.
  • 13. The substrate of claim 9, wherein the first vias are configured to receive substrate engagement elements of arrays of electrical contacts of a plurality of wafer assemblies and the second vias are configured to receive substrate engagement elements of ground frames of the plurality of wafer assemblies.
  • 14. The substrate of claim 9, wherein the first vias are configured to receive substrate engagement elements of signal pins of a header module and the second vias are configured to receive substrate engagement elements of ground shields of the header module.
RELATED APPLICATIONS

The present application is a divisional application of U.S. patent application Ser. No. 12/474,772 (still pending), filed May 29, 2009, which claims priority to U.S. Provisional Patent Application No. 61/200,955, filed Dec. 5, 2008, and U.S. Provisional Patent Application No. 61/205,194, filed Jan. 16, 2009, the entirety of each of which are hereby incorporated by reference. The present application is related to U.S. patent application Ser. No. 12/474,568 (now U.S. Pat. No. 7,976,318), titled “Electrical Connector System,” filed May 29, 2009, the entirety of which is hereby incorporated by reference. The present application is related to U.S. patent application Ser. No. 12/474,587 (now U.S. Pat. No. 7,775,802), titled “Electrical Connector System,” filed May 29, 2009, the entirety of which is hereby incorporated by reference. The present application is related to U.S. patent application Ser. No. 12/474,605 (now U.S. Pat. No. 7,819,697), titled “Electrical Connector System,” filed May 29, 2009, the entirety of which is hereby incorporated by reference. The present application is related to U.S. patent application Ser. No. 12/474,545 (now U.S. Pat. No. 7,871,296), titled “Electrical Connector System,” filed May 29, 2009, the entirety of which is hereby incorporated by reference. The present application is related to U.S. patent application Ser. No. 12/474,505 (now U.S. Pat. No. 7,811,129), titled “Electrical Connector System,” filed May 29, 2009, the entirety of which is hereby incorporated by reference. The present application is related to U.S. patent application Ser. No. 12/474,626 (still pending), titled “Electrical Connector System,” filed May 29, 2009, the entirety of which is hereby incorporated by reference. The present application is related to U.S. patent application Ser. No. 12/474,674 (now U.S. Pat. No. 7,927,143), titled “Electrical Connector System,” filed May 29, 2009, the entirety of which is hereby incorporated by reference.

Provisional Applications (2)
Number Date Country
61200955 Dec 2008 US
61205194 Jan 2009 US
Divisions (1)
Number Date Country
Parent 12474772 May 2009 US
Child 13191695 US