Claims
- 1. A method for producing an electronic semiconductor device comprising the step of depositing solid n-type degenerate thallium (III) oxide onto a surface of a p-type semiconductor component of said device so as to form a non-rectifying junction with said surface of said semiconductor component, and wherein the bulk of said p-type semiconductor component has a temperature less than 500.degree. F. during said depositing.
- 2. The method defined in claim 1 wherein said temperature of the bulk of said p-type semiconductor is less than about 215.degree. F.
- 3. The method defined in claim 1 wherein said temperature of the bulk of said p-type semiconductor is less than about 110.degree. F.
- 4. The method defined in claim 1 wherein said electronic semiconductor device is selected from the group consisting of unipolar, bipolar, and microwave devices.
- 5. The method defined in claim 1 used in the preparation of very large scale integrated circuits.
- 6. The method defined in claim 1 wherein said p-type semiconductor is selected from the group consisting of silicon, GaAs, InP, CdSe, and GaP.
- 7. The method defined in claim 1 wherein said non-rectifying junction has a resistance less than about 10 ohm-cm.sup.2.
- 8. The method defined in claim 1 further comprising at least one additional depositing step wherein thallium (III) oxide is deposited on an n-type semiconductor at said temperature to form a rectifying junction.
- 9. A method for producing an electronic semiconductor device comprising the step of depositing solid n-type degenerate thallium (III) oxide onto a surface of a n-type semiconductor component of said device so as to form a rectifying junction with said surface of said semiconductor component, and wherein the bulk of said semiconductor component has a temperature less than 500.degree. F. during said depositing.
- 10. The method defined in claim 9 wherein said temperature of the bulk of said semiconductor is less than about 215.degree. F.
- 11. The method defined in claim 9 wherein said temperature of the bulk of said semiconductor is less than about 110.degree. F.
- 12. The method defined in claim 9 wherein said electronic semiconductor device is selected from the group consisting of unipolar, bipolar and microwave devices.
- 13. The method defined in claim 9 is used in the preparation of very large scale integrated circuits.
- 14. The method defined in claim 9 wherein said step of depositing is photo-assisted.
- 15. The method defined in claim 14 wherein the light source for said photo-assisted step is selected from the group consisting of laser beam sources and highly collimated light sources.
- 16. The method defined in claim 14 wherein said photo-assisted step comprises direct writing.
- 17. The method defined in claim 9 wherein said n-type semiconductor is selected from the group consisting of silicon, GaAs, InP, CdSe, and GaP.
- 18. The method defined in claim 9 wherein said rectifying junction has a diode quality factor from about 1.0 to about 2.0.
- 19. The method defined in claim 9 wherein said rectifying junction has a breakdown voltage greater than about +9.0 V.
- 20. The method defined in claim 9 wherein said rectifying junction has a barrier height at least 80 percent of that of the band gap of said n-type semiconductor.
- 21. A method for producing an electronic semiconductor device comprising the step of depositing solid n-type degenerate thallium (III) oxide onto a surface of a n-type semiconductor component of said device so as to form a rectifying junction with said surface of said semiconductor component, and the step of depositing n-type degenerate thallium (III) oxide onto a surface of a p-type semiconductor component of said device so as to form a non-rectifying junction with said surface of said semiconductor component, and wherein the bulk of said n-type semiconductor or said p-type semiconductor components has a temperature less than about 215.degree. F. during said depositing steps.
RELATED APPLICATION
This applicatin is a division of application Ser. No. 789,564 filed Oct. 21, 1985, now U.S. Pat. No. 4,706,104, which application is a continuation-in-part application of U.S. patent application Ser. No. 653,353, filed Sept. 24, 1984, now U.S. Pat. No. 4,608,750, which is a divisional application of U.S. patent application Ser. No. 518,814 filed Aug. 1, 1983, now U.S. Pat. No. 4,492,811, and U.S. patent application Ser. No. 740,182, filed May 31, 1985, now U.S. Pat. No. 4,626,322, which is a continuation-in-part application of U.S. patent application Ser. No. 653,353, now U.S. Pat. No. 4,608,750.
US Referenced Citations (4)
Related Publications (1)
|
Number |
Date |
Country |
|
740182 |
May 1985 |
|
Divisions (2)
|
Number |
Date |
Country |
Parent |
789564 |
Oct 1985 |
|
Parent |
518814 |
Aug 1983 |
|
Continuation in Parts (2)
|
Number |
Date |
Country |
Parent |
653353 |
Sep 1984 |
|
Parent |
653353 |
|
|