Claims
- 1. A photonic integrated circuit (PIC) comprising:
a plurality of integrated optical components; an electrical isolation region formed between adjacent of at least some of said optical components; a bias, VC, applied at said electrical isolation region so that any parasitical current path formed between adjacent optical components, separated by said electrical isolation region, is established through said electrical isolation region and clamped to the bias, VC, rather than between said optical components.
- 2. The photonic integrated circuit (PIC) of claim 1 wherein the applied bias, VC, is positive, negative or zero.
- 3. The photonic integrated circuit (PIC) of claim 2 wherein said applied bias, VC, is held at a constant value.
- 4. The photonic integrated circuit (PIC) of claim 1 wherein said adjacent optical components comprise a semiconductor laser or photodetector and an optical modulator.
- 5. The photonic integrated circuit (PIC) of claim 4 wherein said optical modulator is an electro-absorption modulator or a Mach-Zehnder modulator.
- 6. The photonic integrated circuit (PIC) of claim 4 wherein said photodetector is a PIN photodiode or an avalanche photodiode (APD).
- 7. The photonic integrated circuit (PIC) of claim 1 wherein said circuit comprises at least one EML having a semiconductor electro-absorption modulator integrated with a semiconductor laser.
- 8. The photonic integrated circuit (PIC) of claim 7 wherein the semiconductor is a DBR laser of a DFB laser.
- 9. The photonic integrated circuit (PIC) of claim 1 wherein the circuit further comprises a plurality of spatially arranged optical waveguides optically coupled to an input end of an optical combiner; each of said waveguides including an optical waveguide path that includes a semiconductor laser optically coupled with an optical modulator.
- 10. The photonic integrated circuit (PIC) of claim 9 wherein each of said semiconductor lasers is a DFB laser or a DBR laser.
- 11. The photonic integrated circuit (PIC) of claim 9 wherein each of said optical modulators is an electro-absorption modulator or a Mach-Zehnder modulator.
- 12. The photonic integrated circuit (PIC) of claim 9 wherein said optical combiner is an arrayed waveguide grating (AWG), an echelle grating or multi-mode interference (MMI) combiner.
- 13. The photonic integrated circuit (PIC) of claim 1 further comprising a pair of spaced trenches formed therein establishing therebetween said electrical isolation region.
- 14. The photonic integrated circuit (PIC) of claim 13 wherein said spaced trenches are exposed to the ambient environment.
- 15. The photonic integrated circuit (PIC) of claim 13 wherein said spaced trenches are filled with a dielectric material.
- 16. The photonic integrated circuit (PIC) of claim 15 wherein said dielectric material is BCB or polyimide.
- 17. The photonic integrated circuit (PIC) of claim 13 wherein the depth of said trenches is sufficiently deep in said circuit to minimize parasitical current in a path between said adjacent optical components but not so deep as to substantially affect an optical mode propagating along an optical waveguide including said optical components.
- 18. The photonic integrated circuit (PIC) of claim 17 wherein said trenches are sufficiently deep to reduce the parasitical current to the microampere range.
- 19. The photonic integrated circuit (PIC) of claim 17 wherein regions in said circuit below said electrical isolation regions are rendered of higher bulk resistivity to reduce the parasitic current to the microampere range.
- 20. The photonic integrated circuit (PIC) of claim 17 wherein said trenches are not so deep so as to size-suppress or cause significant reflection of the optical mode propagating in the optical waveguide.
- 21. The photonic integrated circuit (PIC) of claim 1 wherein said electrical isolation regions are formed by spatial current blocking regions formed at adjacent sides of the electrical isolations region transverse to a direction of light propagation through said optical components.
- 22. The photonic integrated circuit (PIC) of claim 21 wherein said spatial current blocking regions are a pair of spatially disposed trenches or ion implanted regions or high resistance implanted regions.
- 23. An electrical isolation region formed in a photonic integrated circuit (PIC) chip between spatially disposed optical components formed in the chip, the electrical isolation region clamped to a bias, VC.
- 24. The electrical isolation region of claim 23 wherein said bias, VC, is clamped to a positive or negative voltage or to ground.
- 25. The electrical isolation region of claim 23 wherein said electrical isolation region comprises spatial current blocking regions formed at adjacent sides of the electrical isolations region transverse to a direction of light propagation through said optical components and extending into the surface of the PIC chip.
- 26. The electrical isolation region of claim 25 wherein said electrical isolation region is a pair of spatially formed trenches between which is formed said electrical isolation region, the depth of said trenches are sufficiently deep to aid in minimizing the flow of parasitical current between said spatially disposed components by clamping the parasitic current to a bias via the electrical isolation region but are not made so deep as to substantially affect the properties of an optical mode propagating along an optical waveguide optically coupling said components.
- 27. The electrical isolation region of claim 26 wherein said trenches are sufficiently deep to reduce the parasitical current between said components to the microampere range.
- 28. The electrical isolation region of claim 26 wherein said trenches are not so deep so as to cause no more than a negligible amount of reflection of the optical mode propagating in the optical waveguide.
- 29. A method of electrically isolating spatially disposed optical components integrated in a monolithic photonic integrated circuit chip and optically coupled in an optical waveguide comprising the steps of:
forming an electrical isolation region formed between adjacently disposed optical components formed along the optical waveguide; establishing a parasitic current path from the adjacently disposed optical components through the electrical isolation region by clamping the electrical isolation region to a positive or negative voltage or to ground.
- 30. The method of isolation of claim 29 including the step of forming a pair of spatial current blocking at adjacent sides of the electrical isolations region transverse to a direction of light propagation through the optical components.
- 31. The method of claim 30 wherein said spatial current blocking regions are a pair of spatially disposed trenches or ion implanted regions or high resistance implanted regions.
- 32. The method of claim 30 wherein said spatial current blocking regions are a pair of spatially disposed trenches.
- 33. The method of isolation of claim 32 further including the steps of:
determining the depth of the isolation trenches sufficiently deep to help minimize the parasitical current formed in the parasitic current path through the electrical isolation region and determining the depth of the isolation trenches not so deep as to substantially affect the optical properties of an optical mode propagating along the optical waveguide between the optical components via said electrical isolation region.
- 34. The method of claim 33 wherein said optical components include at least one active or electro-optical component.
- 35. The method of claim 34 wherein said at least one active or electro-optical component comprises a DFB laser, an electro-optic modulator, an optical amplifier, an optical laser amplifier or a photodetector.
REFERENCE TO RELATED APPLICATION
[0001] This applications priority to U.S. provisional application Serial No. 60/402,801, filed Jun. 21, 2002, which application is incorporated herein by reference.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60402801 |
Aug 2002 |
US |