The present disclosure is related to electrical converters allowing to convert between a three phase AC signal and a DC signal. The electrical converter comprises an AC/DC stage and a DC/DC stage.
High power and high efficiency battery chargers, enabling fast charging of electric vehicles (EVs), are of crucial importance for a fast growth of the EV market. Moreover, in case EV batteries serve as distributed energy storage elements to support the grid operation, EV chargers must allow bidirectional power conversion. The AC/DC front-end is a main element of an EV battery charging system, and must cover a wide output voltage range to adapt to different battery voltages.
Three-phase buck-boost rectifiers are known. The buck-boost topology is simply a buck rectifier with a boost-stage added at the output end of the inductor, as illustrated in Fig. 6.5 in [3]. The two input switches rectify the AC line into a switched voltage, converted next into a DC current by the high-frequency inductor. The output switch then feeds this current into the load.
In [4], a three-phase buck-boost current source inverter is described, comprising a buck-type DC/DC converter input stage and a boost-type three-phase current DC-link inverter output stage. The current source inverter is implemented with two different modulation schemes, namely conventional pulse-width modulation and two-third pulse-width modulation (⅔-PWM). The ⅔-PWM reduces conduction and switching losses and can be applied in a subset of the buck-mode operation region. In the remainder of the buck-mode operation region, conventional PWM (3/3-PWM) and ⅔-PWM are alternated depending on the instantaneous value of the output voltage.
References:
There is a need in the art to provide a buck-boost electrical converter of the above-described kind, allowing an extended converter output voltage range. There is a need in the art to provide such an electrical converter allowing improved suppression of noise at the DC-side.
According to a first aspect of the present disclosure, there is therefore provided an electrical converter as set out in the appended claims.
An electrical converter according to the present disclosure comprises at least three phase terminals, a first DC terminal and a second DC terminal, a first converter stage and a second converter stage, and a DC link connecting the first and second converter stages.
The first converter stage is operably coupled to the at least three phase terminals and comprises a first intermediate node and a second intermediate node, wherein the converter stage is operable to convert between an AC current at the at least three phase terminals and a first DC current at the first and second intermediate nodes. The first converter stage is advantageously implemented as a buck-type bridge converter, advantageously as a current-source converter, in particular a (bidirectional) current-source rectifier.
The second converter stage is operably coupled to the first DC terminal and the second DC terminal and comprises a third intermediate node and a fourth intermediate node. The second converter stage is operable to convert between a first DC signal, preferably a current signal, at the third and fourth intermediate nodes and a second DC signal, preferably a voltage signal, at the first and second DC terminals, wherein the second converter stage comprises a middle voltage node between the first and second DC terminals. The second converter stage is advantageously implemented as, or comprises, a boost circuit, in particular comprising a first boost circuit and a second boost circuit series stacked between the first DC terminal and the second DC terminal. The second converter stage, e.g. the boost circuit comprises a plurality of first (active) switches series connected between the third intermediate node and the fourth intermediate node. By way of example, the first boost circuit comprises at least a first one of the first switches and the second boost circuit comprises at least a second one of the first switches. Advantageously, the middle voltage node is or acts as a common node of the first and second boost circuits, e.g. the middle voltage node and the common node (midpoint) of the first and second boost circuits are coincident or connected, e.g. through a direct link, so as to be at a same electrical potential. Either one, or both the first boost circuit and the second boost circuit can be a multi-level boost circuit comprising at least three voltage nodes.
The DC link connects the first intermediate node to the third intermediate node, and the second intermediate node to the fourth intermediate node. The electrical converter further comprises a first filter stage comprising a capacitor network operably coupled to each of the three phase terminals, wherein the capacitor network comprises a star-point. The DC link comprises a common mode filter, the common mode filter comprising a common mode capacitor connecting the middle voltage node to the star-point. Advantageously, the common mode filter comprises a common mode filter choke operably coupled to the first intermediate node and the second intermediate node, the third intermediate node and the fourth intermediate node. Advantageously, the DC link comprises at least one differential mode inductor operably coupled to the first intermediate node and the third intermediate node and/or operably coupled to the second intermediate node and the fourth intermediate node.
The electrical converter topology according to the present disclosure combines one or more of the following advantages. First, a three-level second converter stage is employed to extend the converter output voltage range without compromising its performance, but instead reducing the occurring switching losses and/or minimizing the number of magnetic components and the size of the DC-link inductor. Second, a novel integrated common mode (CM) filter is applied to suppress the CM noise at the DC-side.
Advantageously, the control structure is capable to seamlessly transition between conventional 3/3-PWM and ⅔-PWM [6].
As an advantage, the electrical converter according to aspects of the present disclosure can be implemented with a control structure as discussed in this document capable to automatically select the optimal operating modes for different output voltage values. Compared to the conventional voltage source approach, the converter system introduced herein offers several advantages, i.e. a reduction of switching losses enabled by a variable DC-link current control strategy (synergetic control) and by a sinusoidally varying switched voltage.
Accordingly, in one advantageous aspect, the present disclosure provides a three-phase current DC-link split-output buck-three-level-boost AC/DC converter, formed by a three-phase buck-type current source rectifier (CSR)-stage and a subsequent boost-type DC/DC-stage. This power converter is advantageously bidirectional and can operate under non-ideal three-phase mains conditions, e.g., in case of harmonics distortion, over- or under-voltage events, voltage dips and phase voltage interruptions. Moreover, both stages are advantageously operated synergetically to provide a wide output voltage range. Electrical converters according to the present disclosure are as well applicable in non-isolated on-board chargers protected by an on-board ground fault circuit interrupter [1]. In this case, the switches of the traction inverter and the stator coils of the motor, already present on-board of the EV, can be used as DC/DC-stage and DC-link inductor, respectively, aiming for a compact and low-cost solution [2].
Furthermore, this disclosure can also be applied to other areas requiring a three-phase AC/DC PFC rectifier front-end either for providing a widely adjustable DC output/load voltage from a constant three-phase mains or for providing a constant DC output voltage despite a large tolerance of the mains voltage. An example for the latter case would be datacenter power supplies, which (besides wide input voltage range) should feature continuous power supply and sinusoidal input current also in case of a mains phase loss which is possible due to the boost output stage of the proposed system. Moreover, the system could be employed for supplying a non-isolated converter stage supplying a single-side grounded load, as frequently given for envelope tracking power supplies of linear amplifiers, e.g. used for testing purposes.
Finally, it should be highlighted, that actually two individually controlled DC outputs are generated, which could be different in reference voltage values and power delivery to the individual loads, i.e. the total power taken from the three-phase can be freely distributed to the two outputs. Accordingly, e.g. two isolated DC/DC load converters could be supplied from the two DC outputs, which would allow a design with power semiconductors of lower voltage rating and the utilization of transformers with lower turns ratio in case a low output voltage needs to be generated like for telecom applications.
According to a second aspect of the disclosure, there is provided an electric motor drive system as set out in the appended claims.
According to a third aspect of the disclosure, there is provided a battery charging system as set out in the appended claims.
According to a fourth aspect of the disclosure, there is provided a method of converting between an AC signal having at least three phases at three or more phase nodes and a DC signal at a high node and a low node. The method comprises switching by pulse width modulation between the at least three phase nodes and the high node and the low node to obtain a switched voltage signal across the high node and low node. A period of the switched voltage signal comprises a zero voltage level portion obtained by connecting the phase node having a smallest absolute instantaneous voltage value of the at least three phases of the AC signal to both the high node and the low node. The method reduces the common mode noise generated by the PWM switching without increasing switching losses or degrading a differential mode performance. Advantageously, the switched voltage signal comprises a second voltage level portion obtained by connecting the phase node having the highest instantaneous voltage value of the at least three phases of the AC signal to the high node, and connecting the phase node having the lowest instantaneous voltage value of the at least three phases of the AC signal to the low node. Advantageously, the switched voltage signal comprises a third voltage level portion obtained by connecting the phase node having the smallest absolute instantaneous voltage value to the high node, and connecting the phase node having the lowest instantaneous voltage value of the at least three phases of the AC signal to the low node, or vice versa.
According to a fifth aspect of the disclosure, there is provided a method of converting between an AC signal having at least three phases at three or more phase nodes and a DC signal at a high node and a low node. The method comprises switching by pulse width modulation between the at least three phase nodes and the high node and the low node to convert between the AC signal and the DC signal. The switching comprises switching between active states in which a connection is made between two of the at least three phases and the high node and the low node and zero states in which the high node and the low node are short circuited, in particular in which both high and low node are both connected to only one of the at least three phases. At least one, preferably all the zero states are obtained by connecting a phase of the at least three phases of the AC signal having a smallest absolute instantaneous voltage value to the high and low nodes.
The fourth and fifth aspects described above can be provided independently of the first to third aspects, or in combination. In particular, the fourth and fifth aspects can be implemented in the electrical converter according to the first aspect.
Aspects of the disclosure will now be described in more detail with reference to the appended drawings, wherein same reference numerals illustrate same features and wherein:
and
and one phase voltage va or vb, and low-frequency components of the generated CM voltage vCM,LF. The graphs in the upper part offer a zoomed view of typical voltage waveforms during two switching periods.
and Vout. The graphs in the upper part offer a zoomed view of typical voltage waveforms within a switching period Tsw.
and
and low-frequency components of the generated CM voltage vCM,LF. Furthermore, the CM voltage generated by the DC/DC-stage vCM,DCDC formed by
and 0V is demonstrated. The graphs in the upper part offer a zoomed view of typical voltage waveforms during two switching periods.
and Vout, or
and 0V depending on the local average value of vpn. The graphs in the upper part offer a zoomed view of typical voltage waveforms within a switching period Tsw.
and
and low-frequency components of the generated CM voltage vCM,LF. Furthermore, the CM voltage generated by the DC/DC-stage vCM,DCDC formed by
and 0V is demonstrated. The graphs in the upper part offer a zoomed view of typical voltage waveforms during two switching periods.
Referring to
The DC/DC stage 12 advantageously comprises an upper boost circuit 121 and a lower boost circuit 122 stacked between the DC terminals P and N. The upper and lower boost circuits 121, 122 comprise a common node s connected to the middle voltage node m such that nodes s and m are at a same electrical potential. Each of the upper and lower boost circuits can be implemented with semiconductor switches TDC,vp and TDC,hp for the upper boost circuit 121 and semiconductor switches TDC,vn and TDC,hn for the lower boost circuit 122. Other implementations are possible. By way of example, either one or both the upper and lower boost circuits can be implemented as a flyback capacitor circuit 123, 124 as shown in
A DC-link 13 connects the CSR stage 11 and the DC/DC stage 12. In particular, the DC-link 13 connects the DC-nodes p, n of the CSR stage 11 to the input nodes q, r of the DC/DC stage 12. The DC-link 13 is implemented with a novel common mode (CM) filtering concept, comprising a capacitive return connection 14 between the input capacitors Cin (star-point k) and the middle voltage node m of the output capacitors Cout,p and Cout,n, possibly in combination with a CM DC-link inductor LDC,CM. This common mode filtering concept allows to significantly reduce the high-frequency components of CM noise.
An input filter 15 is advantageously arranged between the AC terminals A, B, C and the AC voltage nodes a, b, c. The input filter can comprise a network of input capacitors Cin which are advantageously star-point-connected to star-point k. Furthermore, the split-output structure advantageously enables an asymmetrical loading capability at the DC output-port.
Different possible operating modes employed in the different output voltage regions characteristic of this converter (see
The converter operating modes as described herein advantageously implement two different pulse-width modulation schemes for operating the switches Ta,h, Ta,l, Tb,h, Tb,l, Tc,h, Tc,l of the CSR stage 11, namely conventional pulse-width modulation (3/3-PWM) and two-third pulse-width modulation (⅔-PWM). The electrical converter 10 comprises a control unit configured to automatically select which of the two PWM schemes to use for operating the CSR stage 11 based on a desired or requested output voltage, as will be described in more detail below.
Referring to
In 3/3-PWM, the six semiconductor switches Ta,h, Ta,l, Tb,h, Tb,l, Tc,h, Tc,l of the CSR stage 11 are operated in order to switch between the two respective active states and the zero state. In the example of the shaded sector of
and [aa] from
instead of [cc] over the whole sector. This allows to further reduce the common mode noise generated by the CSR stage.
In ⅔-PWM, a pulse-width modulation scheme is employed that is free of zero states in all sectors, i.e. all zero space vectors are eliminated and only the active states are applied. For the shaded sector of
(I) Buck-Mode Operation
In buck-mode operation, the most significant waveforms of the CSR-stage and of the DC/DC-stage are reported in
(where V̂in refers to the peak amplitude of the AC input voltage). The two switches TDC,hp and TDC,hn of the DC/DC-stage are permanently on to avoid any switching losses, as shown in
The differential mode (DM) output voltage of the CSR-stage vpn is a switched waveform alternately assuming the values of two line-to-line voltages during the active states, and of 0V during the zero state, as shown in
In
In buck-mode operation, a 3/3-PWM scheme is advantageously applied. To reduce the CM noise generated by the CSR-stage 11 without increasing switching losses or degrading the DM performance, e.g. the DC-link current ripple, the zero state is advantageously implemented by connecting the AC input voltage node a, b, c having the smallest absolute instantaneous voltage value to the nodes p, n of the DC-link 13. In
and [aa] from
instead of [cc] as in the PWM schemes described in literature (see
The aforementioned PWM modulation scheme advantageously allows to have a continuous LF component of vCM at the boundary between different sectors, in turn allowing implementation of the capacitive return connection 14. Thus, advantageously, in each sector, the LF component of vCM should, for example, start from 0V and end at 0V. Otherwise, a current ringing will occur on the return path and also in the DC-link.
(II) Boost-Mode Operation
To achieve the boost functionality, both CSR-stage 11 and DC/DC-stage 12 are operated simultaneously. The CSR-stage 11 always operates at the maximum modulation index (equal to one) to minimize the DC-link current iDC and the conduction losses of the whole converter 10. In boost-mode operation, a ⅔-PWM scheme is advantageously applied to the switches of the CSR stage 11. The DC-link current iDC is controlled to a pulsed shape as shown in
and Vout (Boost-Mode #1, see
(Boost-Mode #2, see
Furthermore, the converter CM voltage vCM (for Boost-Mode #1 see
Last but not least, the upper and lower output capacitors Cout,p and Cout,n are alternatively utilized when
is required at the input 12 of the DC/DC-stage to balance the output mid-point m. As a result, the main frequency component of vCM,DCDC is at half of the switching frequency, while the one of vCM,CSR is at the three times of the mains frequency.
(II.1) Boost-Mode #1
A three-level (3-L) DC/DC-stage 12 is advantageously considered allowing to extend the output voltage range and reduce the switching losses in the DC/DC-stage (as compared to a two-level arrangement). Due to a comparably low output voltage in the Boost-Mode #1, the input voltage of the DC/DC-stage vqr is a switched waveform alternately assuming the values of
and Vout (Boost-Mode #1, see
The CM voltage generated by the CSR-stage vCM,CSR is a switched waveform alternately assuming the values of two CM voltages during the active states, as shown in
if TDC,hp and TDC,vn are on, and
if TDC,hn and TDC,vp are on.
Considering the impact on CM and DM voltage-time area, the same carrier is advantageously used to generate the PWM signals of the CSR-stage 11 and of the DC/DC-stage 12, and the switching states featuring the larger values of two switched voltage waveforms vpn and vqr are centered in one switching period to ensure minimum CM and DM voltage-time area over the DC-link CM and DM inductors LDC,p and LDC,n, as shown in
(II.2) Boost-Mode #2 (Vout > 3V̂in)
Due to the increased Vout, the input voltage of the DC/DC-stage vqr is a switched waveform alternately assuming the values of 0V and
(Boost-Mode #2, see
so Boost-Mode #2 is applied.
The CM voltage generated by the CSR-stage vCM,CSR is a switched waveform alternately assuming the values of two CM voltages of the active states, as shown in
if TDC,hp and TDC,vn are on, and
if TDC,hn and TDC,vp are on.
(III) Transition-Mode Operation
In Transition-Mode, 3/3-PWM and ⅔-PWM are alternately applied based on the local average value of vpn, v̅pn. If v̅pn > Vout, 3/3-PWM is used, and if v̅pn < Vout, ⅔-PWM is used, as shown in
The DM and CM voltage analysis follows the behaviour described for ⅔-PWM and 3/3-PWM independently.
The first block 21 is formed by an Output Voltage Controller, and is configured to define the input power reference P*, e.g. through a PI-controller, considering the error between the actual and the reference output voltage, Vout and
respectively. Hence, by measuring the peak value of the three-phase mains voltages
and fed into the following block 22 responsible for the DC-Link Current Reference Generation.
In order to achieve PFC operation, the three-phase mains current references
and
are set proportional to the corresponding three-phase mains voltages
and
and are limited to lmax to ensure the safe operation of the selected power semiconductors and to avoid the saturation of the DC-link inductor LDC. The instantaneous values of these currents advantageously provide the sector information for the space vector pulse width modulator 24 of the CSR-stage 11, while the upper envelope of their absolute values
obtained by
is the varying DC-link current reference for ⅔-PWM operation. Differently, multiplying G*with the calculated peak value of the three-phase mains voltages
provides the peak value of the three-phase mains current references
is constant and equal to
during one-phase operation.
The DC-link current reference for 3/3-PWM operation
can be determined by the reference output power P* and measured phase voltages va, vb, vc. This ensures the operation under unbalanced mains condition. Dividing
by the current conversion ratio of the AC/DC-stage
and of the DC/DC-stage
the DC-link current reference for 3/3-PWM operation
is calculated.
and
are derived from the reference output voltage
to operate with the minimum DC-link current iDC. It will be convenient to note that the current conversion ratio of the AC/DC-stage can alternatively be stated as
and of the DC/DC-stage as
Therefore, as an advantage and as shown in
without requiring to measure the output current lout. In buck mode operation, the DC-link current reference for 3/3-PWM operation
corresponds to lout.
Advantageously, the DC-link current reference
takes the maximum value between
providing the input for the third block 23, controlling the DC-link current, and referred to as the Synergetic DC-Link Current Control. In particular, in one embodiment, automatic selection of the operating mode can be based on the value of
and hence based on comparison between
If
is larger than lout, hence larger than
the converter 10 operates in Boost-mode, with ⅔-PWM operation of the CSR stage 11. If smaller, the DC/DC-stage 12 does not operate, the switches TDC,hp and TDC,hn are permanently on, and the CSR-stage 11 operates with 3/3-PWM in Buck-mode, resulting in identical currents flowing through the DC-link inductor and at the DC output.
Advantageously, the method for determining
shown in (4), ensures a seamless transition from 3/3-PWM to ⅔-PWM and vice versa. It furthermore advantageously ensures minimum conduction losses in Transition-mode.
In the Synergetic DC-Link Current Control block 23,
is first compared with
their difference, e.g. by means of the DC-link current PI-controller, provides the voltage
to be generated across LDC by switching the CSR-stage 11 and possibly the DC/DC-stage 12. The sum of
and the output voltage reference
results in the virtual DC-link voltage reference
Feeding
into two voltage limiters, the virtual DC-link voltage references for 3/3-PWM
and for ⅔-PWM
are calculated. This is the core of the synergetic operation; in fact, when the three-phase mains voltages are large enough to generate the necessary
without operating the DC/DC-stage, i.e.
this stage is permanently clamped to eliminate its switching losses, while the CSR-stage provides the required voltage gain (Buck-mode), but must operate with 3/3-PWM. In this case,
i.e. the reference output voltage of the CSR-stage, and
Differently, when
is large enough to balance the volt-second area applied to Loc by the CSR-stage with mAC/DC = 1, i.e.
the CSR-stage operates with ⅔-PWM and the DC/DC-stage is actively switched with PWM (Boost-mode). Specifically,
and
i.e. the reference input voltage of the DC/DC-stage. Finally, when
the current controller democratically switches between ⅔-PWM and 3/3-PWM, depending on the instantaneous
(Transition-mode).
Accordingly, the current control block 23 advantageously regulates the DC-link current iDC always by means of only one stage, i.e. when operating with 3/3-PWM, the CSR-stage 11 is controlled by modifying
and
is not influenced thanks to the voltage limiter; when operating with ⅔-PWM, instead, the DC/DC-stage 12 is controlled by modifying’
and
is clamped to Vmax.
To ultimately operate the two stages,
and
are fed to the modulators 24, 25. For the CSR-stage, the reference DC-link current
utilized in the modulator 24 is determined based on
and on mDC/DC.
and
are identical in steady state. Specifically, in 3/3-PWM operation,
coincides with
and
because TDC,hp and TDC,hn are permanently on. Differently, in ⅔-PWM operation,
must be considered due to the operation of the DC/DC stage. Given
the CSR-stage operates with the maximum modulation index, and
is regulated by the DC/DC-stage only. The switching signals for the CSR-stage 11 can be calculated from
and
as described in reference [4] and appropriately distributed to the twelve gate terminals.
An example is given in the following considering the sector where phase c has the minimum current value (see
and [aa] from
instead of [cc] as in the PWM schemes described in the prior art. The duty cycles of the two active states and of the zero state are calculated as:
where δ[xy] indicates the duty cycle of the state [xy].
Finally, the duty-cycle reference of the DC/DC-stage 12 is calculated by:
and then compared with a three-level triangular carrier to generate complementary switching signals.
Referring to
Referring to
Aspects of the present disclosure are set out in the following numbered clauses.
1. Electrical converter for converting between an AC signal having at least three phases and a DC signal, comprising:
2. Electrical converter of clause 1, wherein the common mode filter comprises a common mode filter choke operably coupled to the first intermediate node (p) and the second intermediate node (n), the third intermediate node (q) and the fourth intermediate node (r).
3. Electrical converter of clause 1 or 2, wherein the DC link comprises at least one differential mode inductor operably coupled to the first intermediate node (p) and the third intermediate node (q) and/or operably coupled to the second intermediate node (n) and the fourth intermediate node (r).
4. Electrical converter of clauses 2 and 3, wherein the common mode filter choke and the differential mode inductor comprise a common core or individual cores.
5. Electrical converter of any one of the preceding clauses, wherein the first DC signal is the first DC current.
6. Electrical converter of any one of the preceding clauses, wherein the second DC signal is a DC voltage across the first and second DC terminals.
7. Electrical converter of any one of the preceding clauses, wherein the first filter stage comprises inductors (Lm) coupled between the three phase terminals and the capacitor network (Cin).
8. Electrical converter of any one of the preceding clauses, wherein the second converter stage comprises a capacitor filter (Cout,p, Cout,n) comprising a plurality of series connected capacitors across the first and second DC terminals, wherein the middle voltage node (m) is a middle node of the capacitor filter.
9. Electrical converter of any one of the preceding clauses, wherein the second converter stage comprises a boost circuit.
10. Electrical converter of clause 9, wherein the second converter stage comprises a plurality of series connected first switches (TDC,vp, TDC,vn) connected between the third intermediate node (q) and the fourth intermediate node (r), wherein a midpoint of the series connected first switches is connected to the middle voltage node (m).
11. Electrical converter of clause 9 or 10, wherein the boost circuit comprises a first boost circuit (TDC,hp, TDC,vp) and a second boost circuit (TDC,hn, TDC,vn) stacked between the first DC terminal and the second DC terminal, wherein the middle voltage node (m) is a common node of the first and second boost circuits.
12. Electrical converter of clause 11, wherein the first boost circuit and/or the second boost circuit is a multi-level boost circuit.
13. Electrical converter of any one of the preceding clauses, comprising a third DC terminal connected to the middle voltage node (m).
14. Electrical converter of any one of the preceding clauses, comprising a control unit, wherein the first converter stage and the second converter stage comprise active switching devices operably coupled to the control unit, wherein the control unit is implemented with a plurality of operating modes for operating the electrical converter.
15. Electrical converter of clause 14, wherein a first operating mode of the plurality of operating modes corresponds to a buck mode of operation, wherein the second converter stage is configured to operate to continuously connect the third and fourth intermediate nodes (q, r) to the first and second DC terminals respectively, and wherein the control unit is configured to actively operate the active switching devices (Ta,h, Ta,l, Tb,h, Tb,l, Tc,h, Tc,l) of the first converter stage.
16. Electrical converter of clause 14 or 15, wherein a second operating mode of the plurality of operating modes corresponds to a boost mode of operation, wherein the control unit is configured to actively operate the active switching devices (Ta,h, Ta,l, Tb,h, Tb,l, Tc,h, Tc,l, TDC,hp, TDC,vp, TDC,hn, TDC,vn) of both the first converter stage and the second converter stage.
17. Electrical converter of any one of the clauses 14 to 16, wherein the control unit is operable to operate the electrical converter in rectifier mode, wherein in rectifier mode, the control unit is operable to determine a first current reference
for a current in the DC link and a second current reference
for the current in the DC link, wherein the control unit is operable to automatically select between the plurality of operating modes based on comparison of the first current reference and the second current reference.
18. Electrical converter of clause 17, wherein the first current reference is determined based on a reference output power and reference input phase currents.
19. Electrical converter of clause 17 or 18, wherein the second current reference is determined based on a reference output power and measured phase voltages.
20. Electrical converter of any one of the clauses 14 to 19, wherein the control unit is configured to operate the active switching devices through pulse width modulation.
21. Electrical converter of any one of the clauses 14 to 20, wherein the control unit is configured to operate the first converter stage and the second converter stage so as to obtain a voltage across the common mode capacitor (CCM) being one of: a substantially constant zero voltage signal, a substantially triangular waveform and a substantially sinusoidal waveform, preferably comprising one or more harmonic frequencies of a fundamental frequency of the AC signal, preferably comprising a third harmonic frequency of the fundamental frequency.
22. Electrical converter of any one of the preceding clauses, wherein the control unit is operable to inject a common mode voltage signal to the third and fourth intermediate nodes (q, r) so as to control a voltage across the common mode capacitor (CCM).
23. Electrical converter of clause 22, comprising measurement means for measuring a voltage signal at the middle voltage node (m) and at nodes (a, b, c) of the at least three phases, wherein the controller is operable to determine the common mode voltage signal injected to the third and fourth intermediate nodes (q, r) based on the measured voltage signals.
24. Electrical converter of clause 22 or 23, wherein the control unit is operable to add an offset to duty cycles of pulse width modulation signals controlling operation of active switches (TDC,vp, TDC,vn) of the second converter stage, thereby obtaining the common mode voltage signal injected to the third and fourth intermediate nodes (q, r).
25. Electric motor drive system, comprising the electrical converter of any one of the preceding clauses.
26. Electric motor drive system according to clause 25, further comprising an electric motor comprising stator coils, wherein the stator coils are connected to act as a common mode filter choke and/or as a differential mode inductor of the DC link of the electrical converter.
27. Electric motor drive system according to clause 25 or 26, comprising a traction inverter operable to drive the electric motor, wherein the traction inverter is configured to operate as the second converter stage when operating the electrical converter.
28. Battery charging system, in particular for charging electric vehicle drive batteries, wherein the battery charging system comprises a power supply, the power supply comprising the electrical converter of any one of the clauses 1 to 24.
29. Method of converting between an AC signal having at least three phases at at least three phase nodes (a, b, c) and a DC signal at a high node (p) and a low node (n), comprising switching by pulse width modulation between the at least three phase nodes (a, b, c) and the high node (p) and the low node (n) to obtain a switched voltage signal across the high node and low node, wherein a period of the switched voltage signal comprises a zero voltage level portion obtained by connecting the phase node having a smallest absolute instantaneous voltage value of the at least three phases of the AC signal to both the high node (p) and the low node (n).
30. Method of clause 29, wherein the switched voltage signal comprises a second voltage level portion obtained by connecting the phase node having the highest instantaneous voltage value of the at least three phases of the AC signal to the high node (p), and connecting the phase node having the lowest instantaneous voltage value of the at least three phases of the AC signal to the low node (n).
31. Method of clause 29 or 30, wherein the switched voltage signal comprises a third voltage level portion obtained by connecting the phase node having the smallest absolute instantaneous voltage value to the high node, and connecting the phase node having the lowest instantaneous voltage value of the at least three phases of the AC signal to the low node.
32. Method of any one of the clauses 29 to 31, applied to the electrical converter of any one of the clauses 1 to 24.
33. Electrical converter of any one of the clauses 1 to 24, comprising a control unit configured for operating the first converter stage according to the method of any one of the clauses 29 to 31.
Number | Date | Country | Kind |
---|---|---|---|
20171937.4 | Apr 2020 | EP | regional |
2026008 | Jul 2020 | NL | national |
Filing Document | Filing Date | Country | Kind |
---|---|---|---|
PCT/EP2021/061203 | 4/28/2021 | WO |