Claims
- 1. A semiconductor memory device with a plurality of memory cells arranged in a matrix form, each of said memory cells comprising:
- a semiconductor region of a first conductivity type;
- source and drain regions of a second conductivity type, formed in said semiconductor region;
- a gate insulation film formed on a part of said semiconductor region between said source and drain regions;
- a field insulation film, formed on said semiconductor region, for separating each said memory cell from the other memory cells;
- an erase gate formed over said field insulation film and shared with an adjacent one of said memory cells;
- a floating gate formed on said gate insulation film and extending over said field insulation film, an end edge of said floating gate which is formed over said field insulation film overlapping a part of said erase gate;
- a first insulating film interposed between said floating gate and said erase gate;
- a control gate formed over said floating gate and said erase gate;
- a second insulating film interposed between said control gate and said floating gate; and
- a third insulating film interposed between said control gate and said erase gate;
- whereby said control gate is insulated from said erase gate and said floating gate, wherein said end edge of said floating gate overlapping said part of said erase gate is provided between said field insulation film and said control gate, and wherein said erase gate of two adjacent ones of said memory cells is commonly formed such that for the end edge of the floating gates of two adjacent ones of said plurality of memory cells both overlap said commonly formed erase gate.
- 2. A semiconductor memory device according to claim 1, wherein said floating and control gates are formed over a substrate region where a channel is formed between said source and drain regions, said floating gate has a width smaller than a channel length between said source and drain regions, and said control gate has a width not smaller than the channel length.
- 3. A semiconductor memory device according to claim 1 or 2, wherein a part of said field insulation film interposed between said erase gate and said semiconductor region is thicker than said gate insulation film.
- 4. A semiconductor memory device according to claim 1 or 2, wherein said field insulation film is thicker than said gate insulation film.
- 5. A semiconductor memory device according to claim 4, wherein said end edge of said floating gate is formed above said part of said commonly-formed erase gate.
- 6. A semiconductor memory device according to claim 5, wherein said field insulation film is thicker than said first insulating film.
- 7. A semiconductor memory device according to claim 4, wherein said part of said commonly-formed erase gate is formed above said end edge of said floating gate.
- 8. A semiconductor memory device according to claim 1, wherein said erase and floating gates are both made of polycrystalline silicon.
- 9. A semiconductor memory device according to claim 1, wherein said erase and floating gates are both made of molybdenum.
- 10. A semiconductor memory device according to claim 1 or 2, wherein a relation C.sub.FC > C.sub.FE .gtoreq. C.sub.FC /5 is satisfied, where C.sub.FE is a capacitance between said erase gate and said floating gate and C.sub.FC is a capacitance between said floating gate and said control gate.
- 11. A semiconductor memory device according to claim 1 or 2, wherein electrons are emitted from said floating gate by the field emission only if a potential of said erase gate is at high level and a potential of said control gate is at low level, and wherein charge stored on said floating gate may be quantitatively detected by varying the potential of said erase gate.
- 12. A semiconductor memory device according to claim 11, wherein a relation C.sub.FE .gtoreq. C.sub.FC /5 is satisfied, where C.sub.FE is a capacitance between said erase gate and said floating gate and C.sub.FC is a capacitance between said floating gate and said control gate.
- 13. A semiconductor memory device according to claim 11, wherein a relation 5C.sub.FE .gtoreq. C.sub.FC .gtoreq. 2C.sub.FB is satisfied, where C.sub.FE is a capacitance between said erase gate and said floating gate, C.sub.FC is a capacitance between said floating gate and said control gate, and C.sub.FB is a capacitance between said floating gate and said semiconductor region.
- 14. A semiconductor memory device according to claim 13, wherein the capacitance C.sub.FE and the capacitance C.sub.FC also satisfy a relation C.sub.FC > C.sub.FE .gtoreq. C.sub.FC /5.
Priority Claims (11)
Number |
Date |
Country |
Kind |
55-163931 |
Nov 1980 |
JPX |
|
55-163932 |
Nov 1980 |
JPX |
|
55-163933 |
Nov 1980 |
JPX |
|
55-168616 |
Nov 1980 |
JPX |
|
55-168617 |
Nov 1980 |
JPX |
|
55-168618 |
Nov 1980 |
JPX |
|
55-168619 |
Nov 1980 |
JPX |
|
55-168620 |
Nov 1980 |
JPX |
|
55-180951 |
Dec 1980 |
JPX |
|
56-7558 |
Jan 1981 |
JPX |
|
56-119782 |
Jul 1981 |
JPX |
|
Parent Case Info
This is a continuation of application Ser. No. 321,322, filed 11/13/81.
US Referenced Citations (13)
Foreign Referenced Citations (1)
Number |
Date |
Country |
52-13782 |
|
JPX |
Non-Patent Literature Citations (2)
Entry |
Hoffman, "Floating Gate Nonvolatile Memory Cell," IBM Technical Disclosure Bulletin, vol. 22, No. 6 (Nov. 1979). |
Johnson et al., "A 16 Kb Electrically Erasable Nonvolatile" ISSC 80 (Feb. 14, 1980), pp. 152-153. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
321322 |
|
|