Claims
- 1. A non-volatile .�.dynamic.!. semiconductor memory device comprising:
- (a) a semiconductive substrate having a major surface;
- (b) a semiconductive well region formed in said surface of said substrate, said well region being provided separate from a well region in which transistors are formed to constitute a peripheral circuit of said memory device;
- (c) parallel bit lines provided above said substrate;
- (d) rewritable memory cells connected to said bit lines, said memory cells comprising NAND cell blocks each of which has a series array of memory cell transistors, each of said memory cell transistors having a charge accumulation layer, a control gate and semiconductive layers formed in said well region to function as sources and drains.�., and said well region functioning as a surface breakdown prevention layer.!.; and
- (e) control means for writing data into memory cells of a selected NAND cell block sequentially during a data write mode subsequent to .�.the.!. .Iadd.a .Iaddend.data erase mode, said control means applying, when a certain memory cell of said selected NAND cell block is subjected to writing, to said control gate of said certain memory cell a voltage to form such a strong electric field as to allow the transfer of charges between said charge accumulation layer of said certain memory cell and said well region.
- 2. The device according to claim 1, wherein said substrate has a first conductivity type, said well region has a second conductivity type.Iadd., .Iaddend.and said semiconductive layers have the first conductivity type.
- 3. The device according to claim 1, wherein said substrate and said well region have a first conductivity type and said semiconductive layers have a second conductivity type; and wherein said device further comprises an additional well region of the second conductivity type formed in said substrate so as to surround said well region.
- 4. The device according to claim 3, wherein said well regions are connected to a common well potential.
- 5. The device according to claim 1, wherein said selected NAND cell block comprises:
- a first selection transistor provided at one end of said selected NAND cell block and selectively rendered conductive for electrically connecting said selected NAND cell block to a corresponding bit line associated therewith; and
- a second selection transistor provided at the other end of said selected NAND cell block and selectively rendered conductive for electrically connecting said selected NAND cell block to .�.said well area.!. .Iadd.a source potential.Iaddend., said second selection transistor being rendered nonconductive during the data write mode so as to prevent .�.leakage.!. .Iadd.flow .Iaddend.of current .�.between.!. .Iadd.in .Iaddend.said corresponding bit line .�.and said substrate.!..
- 6. The device according to claim 1, wherein each of said NAND cell blocks comprises:
- an erase gate layer provided insulatingly over said substrate so as to extend substantially parallel to said series array of memory cell transistors and sandwiched insulatingly by said charge accumulation layer and said control gate of each of said memory cell transistors, said erase gate layer overlapping said charge accumulation layer.Iadd., .Iaddend.and said charge accumulation layer and said control gate being capacitively coupled to each other by said erase gate layer.
- 7. An erasable programmable read-only memory device comprising:
- (a) a semiconductive substrate having a semiconductive well layer formed in its major surface;
- (b) parallel bit lines provided over said substrate;
- (c) parallel word lines intersecting said bit lines insulatingly;
- (d) double-gate field effect transistors provided at intersections of said bit lines and said word lines for functioning as memory cells, said transistors including a cell array which has a series-circuit of cell transistors constituting a NAND cell block, each of said cell transistors having semiconductor layers serving as a source and a drain thereof, an electrically floating gate layer serving as a charge accumulation layer and a control gate layer connected to a corresponding word line, said semiconductor layers being formed in said well layer;
- (e) a field effect transistor provided at one end of said NAND cell block and selectively rendered conductive for serving as a first selection transistor;
- (f) a field effect transistor provided at the other end of said NAND cell block and selectively rendered conductive for serving as a second selection transistor; and
- (g) driving means for, when said NAND cell block is selected during a data write mode of said device, (1) rendering said first selection transistor conductive to electrically connect said NAND cell block to a corresponding bit line associated therewith to which write data is applied, (2) rendering said second selection transistor nonconductive .�.to electrically disconnect said NAND cell block from said well layer.!., and (3) writing data into memory cells of said NAND cell block sequentially, said driving means changing a potential of said well layer to have a level different from that of a potential of said well layer in a simultaneous erase mode prior to the data write mode of said device.
- 8. The device according to claim 7, wherein said driving means writes data into memory cells of said NAND cell block in a predetermined sequence in which a cell transistor adjacent to said second selection transistor is subjected to writing first and a cell transistor adjacent to said first selection transistor is subjected to writing last.
- 9. The device according to claim 8, wherein said driving means applies, when a certain memory cell of said NAND cell block is subjected to writing, to said control gate of said certain memory cell a first voltage to form such a strong electric field as to allow the transfer of charges between said charge accumulation layer of said certain memory cell and said well layer and to the remaining memory cells of said NAND cell block a second voltage lower than the first voltage.
- 10. The device according to claim 9, wherein said substrate has a first conductivity type, said well layer has a second conductivity type.Iadd., .Iaddend.and said semiconductive layers have the first conductivity type.
- 11. The device according to claim 10, wherein said driving means applies to said well layer one of a "H" level potential and a "L" level potential during the simultaneous erase mode and the other of the "H" level potential and the "L" level potential during the data write mode.
- 12. The device according to claim 9, wherein said substrate and said well layer have a first conductivity type and said semiconductive layers have a second conductivity type; and wherein said device further comprises an additional well layer of the second conductivity type formed in said substrate so as to surround said well layer.
- 13. The device according to claim 12, wherein said driving means applies to said well layers a .�."L".!. .Iadd."H".Iaddend. level potential during the simultaneous erase mode and a .�."H".!. .Iadd."L".Iaddend. level potential during the data write mode.
- 14. The device according to claim 1, wherein said control means erases data stored in all said memory cells simultaneously during a data erase mode of said memory device.
- 15. A non-volatile .�.dynamic.!. semiconductor memory device comprising:
- a semiconductor substrate having a major surface;
- a semiconductor well region formed in said surface of said substrate, said well region being provided separate from a well region in which transistors are formed to constitute a peripheral circuit of said memory device;
- parallel bit lines provided above said substrate;
- rewritable memory cells connected to said bit lines, said memory cells comprising NAND cell blocks each of which has a series array of memory cell transistors, each of said memory cell transistors having a charge accumulation layer, a control gate and semiconductor layers formed in said well region to function as sources and drains.�., and said well region functioning as a surface breakdown prevention layer.!.;
- control means for erasing data stored in all said memory cells simultaneously during a data erase mode of said memory device and writing data into memory cells of a selected NAND cell block sequentially during a data write mode subsequent to the data erase mode, said control means applying, when a certain memory cell of said selected NAND cell block is subjected to writing, to said control gate of said certain memory cell a voltage to form such a strong electric field as to allow the transfer of charges between said charge accumulation layer of said certain memory cell and said well region;
- a first selection transistor provided at one end of said selected NAND cell block and selectively rendered conductive for electrically connecting said selected NAND cell block to a corresponding bit line associated therewith; and
- a second selection transistor provided at the other end of said selected NAND cell block and selectively rendered conductive for electrically connecting said selected NAND cell block to .�.said well area.!. .Iadd.a source potential.Iaddend., said second selection transistor being rendered nonconductive during the data write mode so as to prevent .�.leakage of current between.!. .Iadd.flow of current in .Iaddend.said corresponding bit line .�.and said substrate.!.. .Iadd.
- 16. A nonvolatile semiconductor memory device comprising:
- (a) a semiconductor substrate having a major surface;
- (b) a semiconductor well region formed in said surface of said substrate, said well region being provided separate from a well region in which transistors are formed to constitute a peripheral circuit of said memory device;
- (c) parallel bit lines provided above said substrate;
- (d) rewritable memory cells connected to said bit lines, said memory cells comprising NAND cell blocks each of which has a series array of memory cell transistors, each of said memory cell transistors having a charge accumulation layer, a control gate and semiconductor layers formed in said well region to function as sources and drains;
- (e) at least first selection transistors included in said NAND cell blocks, each of said first selection transistors provided at one end of said series array of memory cell transistors, and said first selection transistors being formed in said well region in which said NAND cell blocks are formed; and
- (f) control means for writing data into memory cells of a selected NAND cell block sequentially during a data write mode subsequent to a data erase mode, said control means applying, when a certain memory cell of said selected NAND cell block is subjected to writing, to said control gate of said certain memory cell a voltage to form such a strong electric field as to allow the transfer of charges between said charge accumulation layer of said certain memory cell and said well region. .Iaddend..Iadd.17. The device according to claim 16, wherein said substrate has a first conductivity type, said well region has a second conductivity type, and said semiconductor layers have the first conductivity type. .Iaddend..Iadd.18. The device according to claim 16, wherein said substrate and said well region have a first conductivity type and said semiconductor layers have a second conductivity type; and wherein said device further comprises an additional well region of the second conductivity type formed in said substrate so as to surround said well region. .Iaddend..Iadd.19. The device according to claim 18, wherein said well regions are connected to a common well potential. .Iaddend..Iadd.20. The device according to claim 16, wherein said selected NAND cell block further comprises:
- second selection transistors included in said NAND cell blocks, each of said second selection transistors provided at the other end of said series array of memory cell transistors, and said second selection transistors being formed in said well region in which said NAND cell blocks are formed. .Iaddend..Iadd.21. The device according to claim 16, wherein each of said NAND cell blocks comprises:
- an erase gate layer provided insulatingly over said substrate so as to extend substantially parallel to said series array of memory cell transistors and sandwiched insulatingly by said charge accumulation layer and said control gate of each of said memory cell transistors, said erase gate layer overlapping said charge accumulation layer, and said charge accumulation layer and said control gate being capacitively coupled to each other by said erase gate layer. .Iaddend..Iadd.22. The device according to claim 20, wherein:
- said first selection transistors are selectively rendered conductive for electrically connecting said series array of memory cell transistors to a corresponding bit line associated therewith; and
- said second selection transistors are selectively rendered conductive for electrically connecting said series array of memory cell transistors to a source potential and are rendered nonconductive during the data write mode so as to prevent flow of current in said corresponding bit line. .Iaddend.
Priority Claims (1)
Number |
Date |
Country |
Kind |
62-329781 |
Dec 1987 |
JPX |
|
Parent Case Info
.Iadd.This application is a Continuation of reissue application Ser. No. 07/951,125, filed on Sep. 25, 1992, now abandoned, which is a reissue application of U.S. Pat. No. 4,959,812. .Iaddend.
US Referenced Citations (7)
Foreign Referenced Citations (5)
Number |
Date |
Country |
0247875 |
Dec 1987 |
EPX |
60-8559 |
Mar 1985 |
JPX |
60-182162 |
Sep 1985 |
JPX |
2073488 |
Oct 1981 |
GBX |
8402800 |
Jul 1984 |
WOX |
Non-Patent Literature Citations (2)
Entry |
R. Stewart et al., "A High Density EPROM Cell and Array," Symposium on VLSI Technology Digest of Technical Papers, May 1986, pp. 89-90. |
IBM Technical Disclosure Bulletin, vol. 27, No. 6, Nov. 1984, pp. 3302-3307, E. Alder, "Densely Arrayed EEPROM Having Low-Voltage Tunnel Write". |
Continuations (1)
|
Number |
Date |
Country |
Parent |
951125 |
Sep 1992 |
|
Reissues (1)
|
Number |
Date |
Country |
Parent |
289702 |
Dec 1988 |
|