| Yang, et al., “Experimental Exploration of Ultra-Low Power CMOS Design Space using SOIAS Dynamic Vt Control Technology”, pp. 76-77, 1997 IEEE International SOI Conference Proceedings. |
| Paul Vande Voorde, “MOSFET Scaling into the Future”, pp. 96-100, Hewlett-Packard Journal, vol. 48, No. 4, Aug. 1997. |
| Mutoh, et al., “1V High-Speed Digital Circuit Technology with 0.5μm Multi-Threshold CMOS”, 1pp. 186-189, IEEE 1993 ASIC Conference. |
| Mutoh, et al., “A 1V Multi-Threshold Voltage CMOS DSP with an Efficient Power Management Technique for Mobile Phone Application”, pp. 168-169, ISSCC Digest of Technical papers, 1996. |
| Wong, et al., “A 1V CMOS Digital Circuits with Double-Gate-Driven MOSFET”, pp. 292-293 (Fig. pp. 470), IEEE International SOI Conference Proceedings. |
| Kuroda, et al., “A 0.9V 150MHz 10mW 4mm2 2-D Discrete Cosine Transform Core Processor with Variable-Threshold-Voltage Scheme”, pp. 166-167, 1996 IEEE International Solid-State Circuits Conference. |
| Wong et al., “A 1V CMOS Digital Circuits with Double-Gate-Driven MOSFET”, pp. 292-293 (Fig. pp. 470), IEEE International Solid-State Circuits Conference Proceedings, 1997. |