Claims
- 1. An antifuse including:
- a lower electrode;
- an interlayer dielectric layer disposed over said lower electrode, said interlayer dielectric layer including an antifuse cell opening formed therein, said antifuse cell opening having a first area in a lower portion of said interlayer dielectric layer, and a second area larger than said first area, said second area defined by a first step in an upper portion of said interlayer dielectric layer, said first area exposing a portion of said lower electrode;
- a layer of antifuse material disposed in said antifuse cell opening and in contact with said lower electrode and said interlayer dielectric layer; and
- an upper electrode in contact with an entire upper surface of said layer of antifuse material.
- 2. The antifuse of claim 1 wherein said antifuse cell opening further includes a third area larger than said second area, said third area defined by a second step over a third thickness disposed immediately above said second thickness.
- 3. The antifuse of claim 1 wherein said lower electrode comprises a diffused region in a semiconductor substrate and said upper electrode comprises a layer of polysilicon.
- 4. The antifuse of claim 1 wherein said lower electrode comprises a diffused region in a semiconductor substrate and said upper electrode comprises a portion of a metal interconnect line.
- 5. The antifuse of claim 1 wherein said lower electrode comprises a portion of a first metal interconnect line in a microcircuit and said upper electrode comprises a portion of a second metal interconnect line.
CROSS-REFERENCE TO RELATED APPLICATION
This is a file-wrapper continuation of patent application Ser. No. 08/065,530, filed May 20, 1993, now abandoned.
US Referenced Citations (19)
Foreign Referenced Citations (1)
| Number |
Date |
Country |
| 0041770 |
Dec 1981 |
EPX |
Continuations (1)
|
Number |
Date |
Country |
| Parent |
65530 |
May 1993 |
|