Claims
- 1. An integrated circuit chip, said integrated circuit chip comprising a substrate, comprising:
- an antifuse element, comprising:
- a first electrode comprising a refractory metal;
- a second electrode comprising a refractory metal, said second electrode not being in direct contact with said substrate and not being in direct contact with said first electrode; and
- a plasma-enhanced chemical vapor deposited (PECVD) amorphous silicon layer disposed between said first and second electrodes, said amorphous silicon layer directly contacting both said first and second electrodes;
- a first metal signal routing line directly contacting said first electrode of said antifuse element but not directly contacting said amorphous silicon layer; and
- a second metal signal routing line directly contacting said second electrode of said antifuse element but not directly contacting said amorphous silicon layer and not directly contacting said first metal signal routing line;
- wherein said antifuse element is characterized by: an unprogrammed resistance of at least 550 megaohms between said first and second metal signal routing lines when said first metal signal routing line has a positive potential of approximately 5 volts with respect to said second metal signal routing line, an unprogrammed resistance of at least 550 megaohms between said first and second metal signal routing lines when said first metal signal routing line has a negative potential with respect to said second metal signal routing line, and a programmed resistance of under 200 ohms between said first and second metal signal routing lines after being programmed with a programming current of about 5 mA for a programming time of about 1 msec.
- 2. The integrated circuit chip of claim 1, further comprising:
- a layer of oxide having an upper surface, at least a part of said first electrode being disposed over and in direct contact with said upper surface, said amorphous silicon layer being disposed over said upper surface of said oxide but being separated from said upper surface of said oxide by said first electrode, said first metal signal routing line overlaying and contacting said first electrode at a location laterally displaced from a location at which said first electrode contacts said amorphous silicon layer.
- 3. The integrated circuit chip of claim 1, wherein the integrated circuit chip is a field programmable gate array and the antifuse element is part of a programmable interconnect structure of the field programmable gate array.
CROSS-REFERENCE TO RELATED APPLICATIONS
This application is a continuation of application Ser. No. 07/447,969, filed Dec. 8, 1989, which is a continuation-in-part of application Ser. No. 07/404,996, filed Sep. 7, 1989, now abandoned.
US Referenced Citations (46)
Foreign Referenced Citations (1)
Number |
Date |
Country |
2 566 682 |
Jun 1985 |
FRX |
Continuations (1)
|
Number |
Date |
Country |
Parent |
447969 |
Dec 1989 |
|
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
404996 |
Sep 1989 |
|