Claims
- 1. An electrically-programmable, low-impedance antifuse element disposed in an integrated circuit formed on a semiconductor substrate, including:
- a first electrode comprising a region in said substrate containing arsenic at a concentration of between about 1.times.10.sup.19 to 1.times.10.sup.22 atoms/cm.sup.3, said region having an arsenic pileup doping profile at an upper surface thereof;
- a dielectric layer disposed over said upper surface of said first electrode; and
- a second electrode comprising a layer of arsenic-containing polysilicon disposed over said dielectric layer.
- 2. The electrically-programmable, low-impedance antifuse element of claim 1 wherein the arsenic concentration of said second electrode is between about 1.times.10.sup.19 to 1.times.10.sup.22 atoms/cm.sup.3.
- 3. The electrically-programmable, low-impedance antifuse element of claim 1 wherein said region is ion implanted with arsenic.
- 4. The electrically-programmable, low-impedance antifuse element of claim 1 wherein said dielectric layer comprises a layer of silicon dioxide disposed over said lower electrode.
- 5. The electrically-programmable, low-impedance antifuse element of claim 1 wherein said dielectric layer comprises a layer of silicon nitride disposed over said lower electrode.
- 6. The electrically-programmable, low-impedance antifuse element of claim 1 wherein said dielectric layer comprises a first layer of silicon dioxide disposed over said lower electrode and a second layer of silicon nitride disposed over said first layer.
- 7. The electrically-programmable, low-impedance antifuse element of claim 2 wherein said dielectric layer comprises a layer of silicon dioxide disposed over said lower electrode.
- 8. The electrically-programmable, low-impedance antifuse element of claim 2 wherein said dielectric layer comprises a layer of silicon nitride disposed over said lower electrode.
- 9. The electrically-programmable, low-impedance antifuse element of claim 2 wherein said dielectric layer comprises a first layer of silicon dioxide disposed over said lower electrode and a second layer of silicon nitride disposed over said first layer.
- 10. An electrically-programmable, low-impedance antifuse element disposed in a microcircuit, including:
- a first electrode disposed on an insulating layer, said first electrode comprising a layer of arsenic-containing polysilicon wherein the arsenic concentration of said first electrode is an arsenic pileup doping profile at an upper surface thereof;
- a dielectric layer disposed over said upper surface of said first electrode; and
- a second electrode comprising a layer of arsenic-containing polysilicon disposed over said dielectric layer.
- 11. The electrically-programmable, low-impedance antifuse element of claim 10 wherein the arsenic concentration in said first electrode is between about 1.times.10.sup.19 to 1.times.10.sup.22 atoms/cm.sup.3.
- 12. The electrically-programmable, low-impedance antifuse element of claim 1 wherein said dielectric layer comprises a first layer of silicon nitride disposed over said lower electrode and a second layer of silicon dioxide disposed over said first layer.
- 13. The electrically-programmable, low-impedance antifuse element of claim 2 wherein said dielectric layer comprises a first layer of silicon nitride disposed over said lower electrode and a second layer of silicon dioxide disposed over said first layer.
- 14. The electrically-programmable, low-impedance antifuse element of claim 10 wherein said region is ion implanted with arsenic.
- 15. The electrically-programmable, low-impedance antifuse element of claim 10 wherein said dielectric layer comprises a layer of silicon dioxide disposed over said lower electrode.
- 16. The electrically-programmable, low-impedance antifuse element of claim 10 wherein said dielectric layer comprises a layer of silicon nitride disposed over said lower electrode.
- 17. The electrically-programmable, low-impedance antifuse element of claim 10 wherein said dielectric layer comprises a first layer of silicon dioxide disposed over said lower electrode and a second layer of silicon nitride disposed over said first layer.
- 18. The electrically-programmable, low-impedance antifuse element of claim 10 wherein said dielectric layer comprises a first layer of silicon nitride disposed over said lower electrode and a second layer of silicon oxide disposed over said first layer.
RELATED APPLICATIONS
This application is a continuation of application Ser. No. 07/910,422, filed Jul. 8, 1992, now U.S. Pat. No. 5,266,829 which is a continuation of application Ser. No. 07/464,223, filed Jan. 12, 1990, now U.S. Pat. No. 5,134,457, which is a continuation of application Ser. No. 07/137,935, filed Dec. 28, 1987, now U.S. Pat. No. 4,899,205 which is a continuation-in-part of application Ser. No. 06/861,519, filed May 9, 1986, now U.S. Pat. No. 4,823,181.
US Referenced Citations (25)
Foreign Referenced Citations (10)
Number |
Date |
Country |
0154670 |
Jun 1979 |
EPX |
004177 |
Apr 1981 |
EPX |
0068058 |
Jun 1981 |
EPX |
0078165 |
Oct 1982 |
EPX |
0244530 |
Sep 1986 |
EPX |
0224418 |
Nov 1986 |
EPX |
0250078 |
May 1987 |
EPX |
57-118668 |
Jan 1981 |
JPX |
58-28750 |
Jun 1983 |
JPX |
60-74669 |
Apr 1985 |
JPX |
Non-Patent Literature Citations (1)
Entry |
Smith et al, "Laser Induced Personalization & Alterations of LSI & VSLI Circuits", Nov. 16-17, 1981, Proceedings of the first Intern. Laser Processing Conference. |
Continuations (3)
|
Number |
Date |
Country |
Parent |
910422 |
Jul 1992 |
|
Parent |
464223 |
Jan 1990 |
|
Parent |
137935 |
Dec 1987 |
|
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
861519 |
May 1986 |
|