Claims
- 1. A method of manufacturing an electrically programmable memory cell with a floating gate lateral with respect to the control gate, including the steps of:
forming an insulated control gate on an active area; forming a thin insulating layer around the control gate; successively depositing a thin layer of a conductive material and a layer of an insulating material; anisotropically etching the insulating material to form spacers of this material; and removing the portions of the thin conductive layer which are not coated with the spacers.
- 2. The method of claim 1, wherein the conductive material is doped polysilicon.
- 3. The method of claim 1, wherein the conductive material has a thickness from 5 to 20 nm.
- 4. The method of claim 1, wherein the insulating material is silicon nitride.
- 5. The method of claim 1, further including the step of oxidizing apparent portions of the conductive areas.
- 6. A memory cell with a control gate and a lateral floating gate, including, on the lateral walls of the control gate, insulating spacers under which is arranged a thin layer of a conductive material.
Priority Claims (1)
Number |
Date |
Country |
Kind |
98/04005 |
Mar 1998 |
FR |
|
RELATED APPLICATIONS
[0001] This application is a division of prior application Ser. No.: 09/276,003, filed on Mar. 25, 1999, entitled ELECTRICALLY PROGRAMMABLE MEMORY CELL, now allowed
Divisions (1)
|
Number |
Date |
Country |
Parent |
09276003 |
Mar 1999 |
US |
Child |
09928147 |
Aug 2001 |
US |