Claims
- 1. A method of manufacturing an electro-optical apparatus having, on a first substrate, a display section in which pixel electrodes are disposed and a peripheral driving circuit section disposed at the periphery of the display section, wherein the method comprisesa step of forming a gate portion comprising a gate electrode and a gate insulation film on one surface of the first substrate, a step of forming a step on one surface of the first substrate, a step of graphoepitaxially growing a single crystal silicon layer on the first substrate including the step and the gate portion using the step as a seed, for example, by a catalyst CVD process or a high density plasma CVD process, a step of applying a predetermined treatment to the single crystal silicon layer to form a channel region, a source region and a drain region and a step of forming a dual gate type first thin film transistor having the gate portions above and below the channel region respectively and constituting at least a portion of the peripheral driving circuit section.
- 2. A method of manufacturing an electro-optical apparatus as claimed in claim 1, wherein the method comprises forming a step as a concave portion such that the lateral side is orthogonal to the bottom phase or inclined toward the lower end in the cross section and using the step as a seed upon A method of manufacturing a driving substrate for use in an electro-optical apparatus graphoepitaxial growing of the single crystal silicon layer.
- 3. A method of manufacturing an electro-optical apparatus as claimed in claim 1, wherein the method comprises forming the step to the insulation substrate by dry etching and forming the single crystal silicon layer at 200 to 800° C.
- 4. A method of manufacturing an electro-optical apparatus as claimed in claim 1, wherein the method comprises forming a diffusion barrier layer on the first substrate and forming the single crystal silicon layer thereon.
- 5. A method of manufacturing an electro-optical apparatus as claimed in claim 1, wherein the method comprises intruding a group III or group V impurity element upon forming the single crystal silicon layer thereby controlling the impurity species and/or the concentration thereof in the single crystal silicon layer.
- 6. A method of manufacturing an electro-optical apparatus as claimed in claim 1, wherein the method comprises disposing the first thin film transistor inside and/or outside of the concave portion in the substrate attributable to the step formed in the first substrate and/or a film formed thereon.
- 7. A method of manufacturing an electro-optical apparatus as claimed in claim 1, wherein the method comprises forming the step along at least one side of a device region of the first thin film transistor formed with the channel region, the source region and the drain region.
- 8. A method of manufacturing an electro-optical apparatus as claimed in claim 1, wherein the method comprises making the gate electrode below the single crystal silicon layer trapezoidal at the lateral end thereof.
- 9. A method of manufacturing an electro-optical apparatus as claimed in claim 1, wherein the method comprises, after forming the single crystal silicon layer, intruding a group III or group V impurity element into the single crystal silicon layer thereby forming the channel region, the source region and the drain region.
- 10. A method of manufacturing an electro-optical apparatus as claimed in claim 1, wherein the method comprises disposing top gate type, bottom gate type or dual gate thin film transistors each using the polycrystal or amorphous silicon layer as a channel region and having a gate portion above and/or below the channel region, or diode, resistance, capacitance and inductance devices each using the single crystal silicon layer, polycrystal silicon layer or amorphous silicon layer, in addition to the first thin film transistors in the peripheral driving circuit section.
- 11. A method of manufacturing an electro-optical apparatus as claimed in claim 1, wherein a glass substrate or a heat resistant organic substrate is used as the first substrate.
- 12. A method of manufacturing an electro-optical apparatus as claimed in claim 1, wherein the first substrate is optically transparent or not transparent.
- 13. A method of manufacturing an electro-optical apparatus as claimed in claim 1, wherein the pixel electrode is disposed for use in a reflection type or transmission type display section.
- 14. A method of manufacturing an electro-optical apparatus as claimed in claim 1, wherein the display section has a laminate structure of the pixel electrode and a color filter layer.
- 15. A method of manufacturing an electro-optical apparatus as claimed in claim 1, wherein a concave/convex portion is formed to a resin film on which the pixel electrode is disposed when the pixel electrode is a reflection electrode, or the surface is flattened by a transparent flattening film and the pixel electrode is disposed on the flattened surface when the pixel electrode is a transparent electrode.
- 16. A method of manufacturing an electro-optical apparatus as claimed in claim 1, which is constituted, for example, as a liquid crystal display device, an electro-luminescence display device, an electric field emission type display device, a light emission polymer display device or a light emission diode display device.
- 17. A method of manufacturing an electro-optical apparatus as claimed in claim 1, wherein the method comprises decomposing a gas comprising silicon hydride as a main ingredient by bring it into contact with a heated catalyst upon forming the single crystal silicon layer by the catalyst CVD process and depositing the single crystal silicon layer on the first substrate.
- 18. A method of manufacturing an electro-optical apparatus as claimed in claim 17, wherein the method comprises using a silane type gas such as monosilane, disilane, trisilane and tetrasilane as silicon hydride and using, as a catalyst, at least one material selected from the group consisting of tungsten, tungsten containing thorium oxide, molybdenum, platinum, palladium, silicon, alumina, metal-deposited ceramics and silicon carbide.
- 19. A method of manufacturing an electro-optical apparatus as claimed in claim 1, wherein the method comprises disposing switching devices for switching the pixel electrodes in the display section on the substrate.
- 20. A method of manufacturing an electro-optical apparatus as claimed in claim 19, wherein the display section is adapted to conduct light emission or light control being driven by the switching device.
- 21. A method of manufacturing an electro-optical apparatus as claimed in claim 19, wherein a plurality of pixel electrodes are arranged in a matrix on the display section and the switching device is connected to each of the pixel electrodes.
- 22. A method of manufacturing an electro-optical apparatus as claimed in claim 19, wherein the method comprises making the first thin film transistors as at least a duel gate type selected from the top gate, the bottom gate or the dual gate type having a gate portion above and/or below the channel region, and forming the top gate type, bottom gate type or the duel gate type second thin film transistors as the switching devices.
- 23. A method of manufacturing an electro-optical apparatus as claimed in claim 22, wherein the method comprises disposing a lower gate electrode comprising a heat resistant material below the channel region when the second thin film transistor is the bottom gate type or the dual gate type, forming a gate insulation film on the gate electrode to form a lower gate portion, and then forming the second thin film transistor by way of steps in common with the first thin film transistor including the step of forming the step.
- 24. A method of manufacturing an electro-optical apparatus as claimed in claim 22, wherein the method comprises, when the second thin film transistor is the top gate type, forming each of the source and drain regions of the first and the second thin film transistors by ion implantation of an impurity element using a resist as a mask after forming the single crystal silicon layer, applying the activating treatment after the ion implantation and then forming each of the gate portions comprising the gate insulation film and the gate electrode of the first and the second thin film transistors.
- 25. A method of manufacturing an electro-optical apparatus as claimed in claim 22, wherein the method comprises, when the second thin film transistor is the top gate type, forming each of the gate insulation films and each of the gate electrodes comprising a heat resistant material of the first and the second thin film transistors to form each of the gate portions after forming the single crystal silicon layer, forming each of the source and the drain regions of the first and the second thin film transistors by ion implantation of an impurity element using the gate portion and the resist as a mask and applying the activating treatment after the ion implantation.
- 26. A method of manufacturing an electro-optical apparatus as claimed in claim 22, wherein the method comprises forming the single crystal silicon layer on the lower gate portion, then introducing the group III or group V impurity element into the single crystal silicon layer, forming the source and the drain regions and then applying an activating treatment.
- 27. A method of manufacturing an electro-optical apparatus as claimed in claim 26, wherein the method comprises forming each of the source and the drain regions of the first and the second thin film transistors by ion implantation of impurity elements using a resist as a mask after forming the single crystal silicon layer, applying the activating treatment after the ion implantation, and forming the upper gate electrode of the first thin film transistor and, if necessary, an upper gate electrode of the second thin film transistor after forming the gate insulation film.
- 28. A method of manufacturing an electro-optical apparatus as claimed in claim 22, wherein the method comprises constituting an n-channel type, p-channel type or complementary type insulated gate field effect transistor as the thin film transistor in the peripheral driving circuit section and the display section.
- 29. A method of manufacturing an electro-optical apparatus as claimed in claim 28, wherein the method comprises forming the thin film transistor in the peripheral driving circuit section as a set of complementary type and n-channel type, a set of complementary type and p-channel or a set of complementary type, n-channel type and p-channel type.
- 30. A method of manufacturing an electro-optical apparatus as claimed in claim 22, wherein the method comprises constituting at least a portion of the thin film transistor in the peripheral driving circuit section and/or the display section as an LDD (Lightly doped drain) structure, and constituting the LDD destruction as a single type having the LDD portion between the gate and the source or the drain, or a double type having LDD portions between the gate and the source and between the gate and the drain respectively.
- 31. A method of manufacturing an electro-optical apparatus as claimed in claim 30, wherein the method comprises leaving a resist mask used upon forming the LDD structure and applying ion implantation for forming the source region and the drain region by using a resist mask covering the same.
- 32. A method of manufacturing an electro-optical apparatus as claimed in claim 22, wherein the method comprises forming a step on one surface of the substrate, forming a single crystal, polycrystal or amorphous silicon layer on the first substrate including the step, using the single crystal, the polycrystal or the amorphous silicon layer as the channel region, source region and drain region, and forming the second thin film transistor having the gate portion above and/or below thereof.
- 33. A method of manufacturing an electro-optical apparatus as claimed in claim 32, wherein the method comprises forming a step as a concave portion such that the lateral side in the cross section is orthogonal to the bottom face or inclined toward the lower end and using the step as a seed upon graphoepitaxial growing of the single crystal silicon layer.
- 34. A method of manufacturing an electro-optical apparatus as claimed in claim 32, wherein the source or the drain electrode of the first and/or the second thin film transistor is formed on a region including the step.
- 35. A method of manufacturing an electro-optical apparatus as claimed in claim 32, wherein the second thin film transistor is disposed at the inside and/or the outside of the concave portion in the substrate attributable to the step formed to the first substrate and/or a film formed thereon.
- 36. A method of manufacturing an electro-optical apparatus as claimed in claim 32, wherein group III or group V impurity species and/or the concentration thereof in the single crystal silicon layer is controlled.
- 37. A method of manufacturing an electro-optical apparatus as claimed in claim 32, therein the step is formed along at least one side of a device region of the second thin film transistor formed with the channel region, the source region and the drain region.
- 38. A method of manufacturing an electro-optical apparatus as claimed in claim 32, wherein the gate electrode below the single crystal, polycrystal or amorphous silicon layer is trapezoidal at a lateral end thereof.
- 39. A method of manufacturing an electro-optical apparatus as claimed in claim 32, wherein a diffusion barrier layer is disposed between the first substrate and the single crystal, polycrystal or amorphous silicon layer.
- 40. A method of manufacturing a driving substrate for use in an electro-optical apparatus having, on a substrate, a display section in which pixel electrodes are disposed and a peripheral driving circuit section disposed at the periphery of the display section, wherein the method comprises;a step of forming a gate portion comprising a gate electrode and a gate insulation film on one surface of the substrate, a step of forming a step on one surface of the substrate, a step of graphoepitaxially growing a single crystal silicon layer on the substrate including the step and the gate portion using the step as a seed, for example, by a catalyst CVD process or a high density plasma CVD process, a step of applying a predetermined treatment to the single crystal silicon layer to form a channel region, a source region and a drain region, and a step of forming a dual gate type first thin film transistor having the gate portions above and below the channel region respectively and constituting at least a portion of the peripheral driving circuit section.
- 41. A method of manufacturing a driving substrate for use in an electro-optical apparatus as claimed in claim 40, wherein the method comprises forming a step as a concave portion such that the lateral side is orthogonal to the bottom phase or inclined toward the lower end in the cross section and using the step as a seed upon graphoepitaxial growing of the single crystal silicon layer.
- 42. A method of manufacturing a driving substrate for use in an electro-optical apparatus as claimed in claim 40, wherein the method comprises forming the step to the insulation substrate by dry etching and forming the single crystal silicon layer at 200 to 800° C.
- 43. A method of manufacturing a driving substrate for use in an electro-optical apparatus as claimed in claim 40, wherein the method comprises decomposing a gas comprising silicon hydride as a main ingredient by bring it into contact with a heated catalyst upon forming the single crystal silicon layer by the catalyst CVD process and depositing the single crystal silicon layer on the substrate.
- 44. A method of manufacturing a driving substrate for use in an electro-optical apparatus as claimed in claim 40, wherein the method comprises using a silane type gas such as monosilane, disilane, trisilane and tetrasilane as silicon hydride and using, as a catalyst, at least one material selected from the group consisting of tungsten, tungsten containing thorium oxide, molybdenum, platinum, palladium, silicon, alumina, metal-deposited ceramics and silicon carbide.
- 45. A method of manufacturing a driving substrate for use in an electro-optical apparatus as claimed in claim 40, wherein the method comprises forming a diffusion barrier layer on the first substrate and forming the single crystal silicon layer thereon.
- 46. A method of manufacturing a driving substrate for use in an electro-optical apparatus as claimed in claim 40, wherein the method comprises intruding a group III or group V impurity element upon forming the single crystal silicon layer thereby controlling the impurity species and/or the concentration thereof in the single crystal silicon layer.
- 47. A method of manufacturing a driving substrate for use in an electro-optical apparatus as claimed in claim 40, wherein the method comprises disposing the first thin film transistor inside and/or outside of the concave portion in the substrate attributable to the step formed in the substrate and/or film formed thereon.
- 48. A method of manufacturing a driving substrate for use in an electro-optical apparatus as claimed in claim 40, wherein the method comprises forming the step along at least one side of a device region of the first thin film transistor formed with the channel region, the source region and the drain region.
- 49. A method of manufacturing a driving substrate for use in an electro-optical apparatus as claimed in claim 40, wherein the method comprises making the gate electrode below the single crystal silicon layer trapezoidal at the lateral end thereof.
- 50. A method of manufacturing a driving substrate for use in an electro-optical apparatus as claimed in claim 40, wherein the method comprises, after forming the single crystal silicon layer, intruding a group III or group V impurity element into the single crystal silicon layer thereby forming the channel region, the source region and the drain region.
- 51. A method of manufacturing a driving substrate for use in an electro-optical apparatus as claimed in claim 40, wherein the method comprises disposing top gate type, bottom gate type or dual gate thin film transistors each using the polycrystal or amorphous silicon layer as a channel region and having a gate portion above and/or below the channel region, or diode, resistance, capacitance and inductance devices each using the single crystal silicon layer, polycrystal silicon layer or amorphous silicon layer, in addition to the first thin film transistors in the peripheral driving circuit section.
- 52. A method of manufacturing a driving substrate for use in an electro-optical apparatus as claimed in claim 40, wherein substrate a glass substrate or a heat resistant organic substrate is used as the substrate.
- 53. A method of manufacturing a driving substrate for use in an electro-optical apparatus as claimed in claim 40, wherein the substrate is optically transparent or not transparent.
- 54. A method of manufacturing a driving substrate for use in an electro-optical apparatus as claimed in claim 40, wherein the pixel electrode is disposed for use in a reflection type or transmission type display section.
- 55. A method of manufacturing a driving substrate for use in an electro-optical apparatus as claimed in claim 40, wherein the display section has a laminate structure of the pixel electrode and a color filter layer.
- 56. A method of manufacturing a driving substrate for use in an electro-optical apparatus as claimed in claim 40, wherein a concave/convex portion is formed to a resin film on which the pixel electrode is disposed when the pixel electrode is a reflection electrode, or the surface is flattened by a transparent flattening film and the pixel electrode is disposed on the flattened surface when the pixel electrode is a transparent electrode.
- 57. A method of manufacturing a driving substrate for use in an electro-optical apparatus as claimed in claim 40, which is constituted, for example, as a liquid crystal display device, an electro-luminescence display device, an electric field emission type display device, a light emission polymer display device or a light emission diode display device.
- 58. A method of manufacturing a driving substrate for use in an electro-optical apparatus as claimed in claim 40, wherein the method comprises disposing switching devices for switching the pixel electrodes in the display section on the substrate.
- 59. A method of manufacturing a driving substrate for use in an electro-optical apparatus as claimed in claim 58, wherein the display section is adapted to conduct light emission or light control being driven by the switching device.
- 60. A method of manufacturing a driving substrate for use in an electro-optical apparatus as claimed in claim 58, wherein a plurality of pixel electrodes are arranged in a matrix on the display section and the switching device is connected to each of the pixel electrodes.
- 61. A method of manufacturing a driving substrate for use in an electro-optical apparatus as claimed in claim 58, wherein the method comprises making the first thin film transistors as at least a duel gate type selected from the top gate, the bottom gate or the dual gate type having a gate portion above and/or below the channel region, and forming the top gate type, bottom gate type or the duel gate type second thin film transistors as the switching devices.
- 62. A method of manufacturing a driving substrate for use in an electro-optical apparatus as claimed in claim 61, wherein the method comprises, when the second thin film transistor is the top gate type, forming each of the source and drain regions of the first and the second thin film transistors by ion implantation of an impurity element using a resist as a mask after forming the single crystal silicon layer, applying the activating treatment after the ion implantation and then forming each of the gate portions comprising the gate insulation film and the gate electrode of the first and the second thin film transistors.
- 63. A method of manufacturing a driving substrate for use in an electro-optical apparatus as claimed in claim 61, wherein the method comprises, when the second thin film transistor is the top gate type, forming each of the gate insulation films and each of the gate electrodes comprising a heat resistant material of the first and the second thin film transistors to form each of the gate portions after forming the single crystal silicon layer, forming each of the source and the drain regions of the first and the second thin film transistors by ion, implantation of an impurity element using the gate portion and the resist as a mask and applying the activating treatment after the ion implantation.
- 64. A method of manufacturing a driving substrate for use in an electro-optical apparatus as claimed in claim 61, wherein the method comprises constituting an n-channel type, p-channel type or complementary type insulated gate field effect transistor as the thin film transistor in the peripheral driving circuit section and the display section.
- 65. A method of manufacturing a driving substrate for use in an electro-optical apparatus as claimed in claim 64, wherein the method comprises forming the thin film transistor in the peripheral driving circuit section as a set of complementary type and n-channel type, a set of complementary type and p-channel or a set of complementary type, n-channel type and p-channel type.
- 66. A method of manufacturing a driving substrate for use in an electro-optical apparatus as claimed in claim 61, wherein the method comprises constituting at least a portion of the thin film transistor in the peripheral driving circuit section and/or the display section as an LDD (Lightly doped drain) structure, and constituting the LDD destruction as a single type having the LDD portion between the gate and the source or the drain, or a double type having LDD portions between the gate and the source and between the gate and the drain respectively.
- 67. A method of manufacturing a driving substrate for use in an electro-optical apparatus as claimed in claim 66, wherein the method comprises leaving a resist mask used upon forming the LDD structure and applying ion implantation for forming the source region and the drain region by using a resist mask covering the same.
- 68. A method of manufacturing a driving substrate for use in an electro-optical apparatus as claimed in claim 61, wherein the method comprises disposing a lower gate electrode comprising a heat resistant material below the channel region when the second thin film transistor is the bottom gate type or the dual gate type, forming a gate insulation film on the gate electrode to form a lower gate portion, and then forming the second thin film transistor by way of steps in common with the first thin film transistor including the step of forming the step.
- 69. A method of manufacturing a driving substrate for use in an electro-optical apparatus as claimed in claim 68, wherein the method comprises forming the single crystal silicon layer on the lower gate portion, then introducing the group III or group V impurity element into the single crystal silicon layer, forming the source and the drain regions and then applying the activating treatment.
- 70. A method of manufacturing a driving substrate for use in an electro-optical apparatus as claimed in claim 69, wherein the method comprises forming each of the source and the drain regions of the first and the second thin film transistors by ion implantation of impurity elements using a resist as a mask after forming the single crystal silicon layer, applying the activating treatment after the ion implantation, and forming the upper gate electrode of the first thin film transistor and, if necessary, an upper gate electrode of the second thin film transistor after forming the gate insulation film.
- 71. A method of manufacturing a driving substrate for use in an electro-optical apparatus as claimed in claim 61, wherein the method comprises forming a step on one surface of the substrate, forming a single crystal, polycrystal or amorphous silicon layer on the substrate including the step, using the single crystal, the polycrystal or the amorphous silicon layer as the channel region, source region and drain region, and forming the second thin film transistor having the gate portion above and/or below thereof.
- 72. A method of manufacturing a driving substrate for use in an electro-optical apparatus as claimed in claim 71, wherein the second thin film transistor is disposed at the inside and/or the outside of the concave portion in the substrate attributable to the step formed to the substrate and/or a film formed thereon.
- 73. A method of manufacturing a driving substrate for use in an electro-optical apparatus as claimed in claim 71, wherein group III or group V impurity species and/or the concentration thereof in the single crystal silicon layer is controlled.
- 74. A method of manufacturing a driving substrate for use in an electro-optical apparatus as claimed in claim 71, wherein the step is formed along at least one side of a device region of the second thin film transistor formed with the channel region, the source region and the drain region.
- 75. A method of manufacturing a driving substrate for use in an electro-optical apparatus as claimed in claim 71, wherein the gate electrode below the single crystal, polycrystal or amorphous silicon layer is trapezoidal at a lateral end thereof.
- 76. A method of manufacturing a driving substrate for use in an electro-optical apparatus as claimed in claim 71, wherein a diffusion barrier layer is disposed between the substrate and the single crystal, polycrystal or amorphous silicon layer.
- 77. A method of manufacturing a driving substrate for use in an electro-optical apparatus as claimed in claim 71, wherein the method comprises forming a step as a concave portion such that the lateral side in the cross section is orthogonal to the bottom face or inclined toward the lower end and using the step as a seed upon graphoepitaxial growing of the single crystal silicon layer.
- 78. A method of manufacturing a driving substrate for use in an electro-optical apparatus as claimed in claim 77, wherein the source or the drain electrode of the first and/or the second thin film transistor is formed on a region including the step.
Priority Claims (1)
Number |
Date |
Country |
Kind |
P10-279821 |
Oct 1998 |
JP |
|
Parent Case Info
This is a divisional application of Ser. No. 09/406,138, filed Sep. 27, 1999, now U.S. Pat. No. 6,504,215.
US Referenced Citations (3)
Number |
Name |
Date |
Kind |
5506165 |
Sato |
Apr 1996 |
A |
5926699 |
Hayashi et al. |
Jul 1999 |
A |
6645835 |
Yamoto et al. |
Nov 2003 |
B1 |