This application claims priority to Japanese Patent Application No. 2012-036135 filed on Feb. 22, 2012, in Japan, which is herein incorporated by reference in its entirety.
1. Technical Field
The present invention relates to electro-optical devices and electronic apparatuses.
2. Related Art
In recent years, various kinds of electro-optical devices using light emitting elements such as an organic light emitting diode (hereinafter referred to as “OLED”) and the like have been proposed. Those electro-optical devices, in general, adopt a configuration in which pixel circuits including the above light emitting elements, transistors and so on are provided at positions corresponding to intersections of scanning lines and data lines so as to correspond to pixels of an image to be displayed (for example, see JP-A-2007-316462). In such configuration, when a potential data signal corresponding to a tone level of a pixel is applied to the gate of the transistor, the transistor supplies electric current according to voltage between the gate and the source of the transistor to a light emitting element, whereby the light emitting element emits light with luminance corresponding to the tone level.
Circuits for outputting data signals are required to have a high driving capability to charge the data lines in a short period of time. Meanwhile, in order to realize high quality in display, the circuits are required to control potential of data signals with high precision and express a fine change in tone. However, it has been difficult for a circuit having a high driving capability to control potential of data signals with high precision.
An advantage of some aspects of the invention is to provide an electro-optical device capable of displaying a high-quality image with high-precision data signals being not needed.
An electro-optical device according to an aspect of the invention includes: a plurality of scanning lines; a plurality of data lines; a display portion equipped with a plurality of pixel circuits provided at positions corresponding to intersections of the plurality of scanning lines and the plurality of data lines; first retention capacitors which are provided corresponding to each of the plurality of data lines and retain potential of each of the data lines; a data line driving circuit electrically connected with the plurality of data lines; a driving control circuit that controls operation of the data line driving circuit; and a display control circuit for supplying brightness information, which indicates brightness of an entire screen to be displayed in the display portion, to the driving control circuit. In the electro-optical device, each of the plurality of pixel circuits includes: a light emitting element; a driving transistor that supplies an electric current to the light emitting element; a write transistor electrically connected between the gate of the driving transistor and the data line; and a second retention capacitor one end of which is electrically connected with the gate of the driving transistor to retain voltage between the gate and the source of the driving transistor. The display control circuit supplies an image signal that specifies luminance of the light emitting element to the data line driving circuit; the data line driving circuit includes a potential control line to which a potential control signal is supplied from the driving control circuit, and a plurality of level shift circuits provided corresponding to each of the plurality of data lines. Each of the plurality of level shift circuits includes: a third retention capacitor one end of which is connected with the data line and the other end of which is supplied with potential based on the image signal; and a first transistor electrically connected between the other end of the third retention capacitor and the potential control line. The driving control circuit controls potential of the potential control signal based on the brightness information.
According to this aspect of the invention, the data line is connected with the first retention capacitor and the one end of the third retention capacitor, while the other end of the third retention capacitor is supplied with potential based on the image signal that specifies luminance of the light emitting element. Therefore, the size of potential fluctuation of the data line takes a value obtained through compressing the size of potential fluctuation based on the image signal according to a capacitance ratio of the first retention capacitor and the third retention capacitor. In other words, the range of fluctuation in potential of the data line is made smaller than that of the fluctuation in potential based on the image signal. With this, it is possible to precisely set the potential of the gate node of the driving transistor without processing the data signal in a precisely fined manner, whereby electric current can be supplied to the light emitting element with precision so as to realize high quality in display. Since width of change in potential of the data line can be made smaller, crosstalk, unevenness or the like caused by potential fluctuation of the data line can be prevented from occurring.
In the case where the width of fluctuation in potential based on the image signal is compressed according to the capacitance ratio of the first retention capacitor and the third retention capacitor, luminance of the light emitting element is lowered in comparison with a case where the compression is not carried out. However, according to this aspect of the invention, controlling the potential of the potential control signal based on the brightness information makes it possible to cause the voltage between the gate and the source of the driving transistor to be larger, whereby a large electric current in size can be supplied to the light emitting element. In other words, according to this aspect of the invention, it is possible to carry out two operations simultaneously; that is, to control the size of electric current supplied to the light emitting element with precision and to supply a large electric current to the light emitting element. This makes it possible for the electro-optical device of the invention to display a high-quality image as well as display a bright image.
In the electro-optical device according to this aspect of the invention, a charge is supplied to the first retention capacitor and the second retention capacitor from the one end of the third retention capacitor via the data line so as to determine the potential of the gate node of the driving transistor. To be more specific, the potential of the gate node of the driving transistor is determined by a capacity value of the first retention capacitor, a capacity value of the second retention capacitor, and an amount of charge which is supplied by the third retention capacitor to the first and second retention capacitors. If the electro-optical device does not have the first retention capacitor, the potential of the gate node of the driving transistor is determined by the capacity value of the second retention capacitor and the amount of charge supplied by the third retention capacitor. Accordingly, in the case where the capacity value of the second retention capacitor relatively varies for each of the pixel circuits due to errors of the semiconductor manufacturing process, the gate node potential of the driving transistor also varies for each of the pixel circuits. In this case, unevenness in display occurs and display quality is lowered. In contrast, the invention includes the first retention capacitors that retain potential of the data line. Since the first retention capacitors are provided corresponding to each of the data lines, each of the first retention capacitors can be so configured as to have a larger area electrode than the second capacitor provided within the pixel circuit. Therefore, a relative variation in capacity value of each of the plurality of first retention capacitors provided in each column due to errors of the semiconductor manufacturing process, can be made smaller than that of the second retention capacitor. With this, variation in potential of the gate node of the driving transistor in each pixel circuit can be suppressed so as to display a high-quality image while preventing the occurrence of display unevenness.
In the electro-optical device according to the above aspect of the invention, it is preferable that the display control circuit include a storage unit in which luminance of the light emitting element, potential indicated by the image signal, and the brightness information are associated with each other and stored, and generate the image signal that specifies the luminance of the light emitting element based on the brightness information.
When brightness of an entire screen to be displayed in the display portion is changed through changing the potential of the potential control signal based on the brightness information, the relationship between the luminance of the light emitting element and the potential indicated by the image signal to be supplied to the light emitting element is also changed. In this case, if the gamma correction is carried out without considering the change in potential of the potential control signal, the light emitting element emits light with luminance that differs from the luminance specified by the image signal in some case.
On the other hand, the electro-optical device according to this aspect of the invention includes the storage unit that associates and stores luminance of the light emitting element, potential indicated by the image signal, and the brightness information as well. Accordingly, even if brightness of an entire screen to be displayed in the display portion is changed based on the brightness information, it is possible for the light emitting element to emit light with the correct luminance specified by the image signal.
In the electro-optical device according to the above aspect of the invention, it is preferable that the electro-optical device further include a scanning line driving circuit that controls operations of the plurality of pixel circuits, the data line driving circuit include a first power line that supplies an initial potential, the level shift circuit include a second transistor that is electrically connected between the one end of the third retention capacitor and the first power line, and that the driving control circuit keep the second transistor ON during a first period; during a second period which starts after the first period ends, the scanning line driving circuit keep the write transistor ON and the driving control circuit keep the first transistor ON while keeping the second transistor OFF; and during a third period which starts after the second period ends, the scanning line driving circuit keep the write transistor ON and the driving control circuit keep the first transistor and the second transistor OFF, and a potential based on the image signal be supplied to the other end of the third retention capacitor.
According to this aspect of the invention, upon initializing potential of the data line during the first and second periods, a potential signal that specifies luminance of the light emitting element is supplied to the other end of the third retention capacitor during the third period. Through this, the gate node potential of the driving transistor is accurately set to a value according to the potential signal that specifies the luminance of the light emitting element, thereby making it possible to display a high-quality image.
Further, during the third period, the potential based on the image signal supplied to the other end of the third retention capacitor is, after being compressed in accordance with the capacitance ratio of the third retention capacitor to the first retention capacitor, supplied to the gate node of the driving transistor. Therefore, the electro-optical device according to this aspect of the invention can precisely supply the light emitting element with an electric current in an appropriate size and display a high-quality image.
In the electro-optical device according to the above aspect of the invention, it is preferable that the level shift circuit include a fourth retention capacitor, and that one end of the fourth retention capacitor be provided with potential indicated by the image signal which is outputted by the display control circuit during at least a part of a period from the start of the first period to the start of the third period, and the one end thereof be electrically connected with the other end of the third retention capacitor.
According to this aspect of the invention, a data signal is supplied to the one end of the fourth retention capacitor during the first and second periods and retained temporarily therein, and thereafter supplied to the gate node of the driving transistor during the third period.
In a case where the electro-optic device does not have the fourth retention capacitor, because all operations to supply the data signal to the driving transistor are needed to be carried out during the third period, the third period is needed to be set sufficiently long.
In contrast, in this aspect of the invention, since operation of supplying the data signal and operation of initializing the data line and the like are carried out simultaneously during the first and second periods, a temporal restriction imposed upon operations to be carried out during a horizontal scanning period can be loosened. With this, it is possible to carry out the operation of supplying the data signal at lower speed and ensure a time period which is long enough for initializing the data lines and the like.
Further, according to this aspect of the invention, the size of fluctuation in potential based on the image signal is compressed using the fourth retention capacitor in addition to the first, second and third retention capacitors, and in turn, the electric current can be supplied to the light emitting element in a precisely fined manner.
In the electro-optical device according to the above aspect of the invention, it is preferable that the data line driving circuit include a plurality of pairs of a first switch and a second switch that are provided corresponding to each of the fourth retention capacitors; an output terminal of the first switch be electrically connected with the other end of the third retention capacitor; and an input terminal of the first switch be electrically connected with the one end of the fourth retention capacitor and an output terminal of the second switch, and that during a time period from the start of the first period to the start of the third period, the driving control circuit turn the second switch into an ON state while keeping the first switch OFF and the display control circuit supply the potential indicated by the image signal to an input terminal of the second switch; and during the third period, the driving control circuit turn the first switch into an ON state while keeping the second switch OFF.
In the electro-optical device according to the above aspect of the invention, it is preferable that the fourth retention capacitor include a plurality of fourth unit circuits that are electrically connected in parallel between a second power line supplied with a fixed potential and the output terminal of the second switch, each of the plurality of fourth unit circuits include a fourth unit capacitor and a fourth unit switch that are electrically connected in series between the second power line and the output terminal of the second switch, and the driving control circuit selectively turn part of or all of the plurality of fourth unit switches into an ON-state based on the brightness information.
According to this aspect of the invention, the capacity value of the fourth retention capacitor can be changed based on the brightness information. Through this, in the case where, for example, brightness of an entire screen to be displayed in the display portion is high and a possibility that display unevenness or the like is visually recognized due to the fluctuation in potential of the data line is low, it is possible to lower the compression rate with respect to the fluctuation width of potential based on the image signal and display a clear image in a larger contrast ratio.
In the electro-optical device according to the above aspects of the invention, it is preferable that the plurality of data lines be grouped for every predetermined number thereof, the input terminals of the predetermined number of the second switches corresponding to the predetermined number of data lines which belong to one group are connected in the form of common connection, and the driving control circuit turn the predetermined number of the second switches which belong to the above one group into an ON-state in a predetermined order in synchronization with the supplied image signal.
In the electro-optical device according to the above aspects of the invention, it is preferable for the pixel circuit to include a threshold compensation transistor that is electrically connected between the gate and the drain of the driving transistor, and for the scanning line driving circuit to keep the threshold compensation transistor ON during the second period and keep the threshold compensation transistor OFF during the periods other than the second period.
According to this aspect of the invention, since the potential of the gate of the driving transistor can be set to a value in accordance with a threshold voltage of the driving transistor, it is possible to compensate for the variation in threshold voltage for each of the driving transistors.
In the electro-optical device according to the above aspects of the invention, it is preferable that the electro-optical device further include a plurality of third power lines which are provided corresponding to each of the plurality of data lines and supply a predetermined reset potential, the pixel circuit include an initializing transistor electrically connected between the third power line and the light emitting element, and the scanning line driving circuit keep the initializing transistor ON during at least a part of the first through third periods.
According to this aspect of the invention, it is possible to suppress influence of the voltage retained by parasitic capacitance in the light emitting element.
In the electro-optical device according to the above aspect of the invention, it is preferable that each of the plurality of third power lines be provided along each of the plurality of data lines, and the first retention capacitor be formed by the data line and the third power line neighboring each other among the plurality of data lines and the plurality of third power lines.
According to this aspect of the invention, since the third retention capacitor can be made large enough in capacitance (that is, larger in capacitance than the first and second retention capacitors), the range of fluctuation in potential of the data line can be sufficiently reduced compared to the range of fluctuation in potential of the signal that specifies luminance of the light emitting element so that the potential of the gate node of the driving transistor can be precisely set without processing the data signal in a precisely fined manner. In addition, in the case where the third retention capacitor is made large enough in capacitance, the potential of the gate node of the driving transistor is prevented from varying for each of the pixel circuits, thereby making it possible to prevent the occurrence of display unevenness and to display a high-quality image. Note that the third retention capacitor may be formed by providing the data line and the second power line neighboring each other in the same layer. Further, the third retention capacitor may be formed by arranging the data line and the second power line neighboring each other so that they are overlapped each other when viewed from above.
In the electro-optical device according to the above aspects of the invention, it is preferable that the first retention capacitor include a plurality of first unit circuits that are electrically connected in parallel between the data line and the third power line neighboring each other of the plurality of data lines and the plurality of third power lines, each of the plurality of first unit circuits include a first unit capacitor and a first unit switch that are electrically connected in series between the data line and the third power line neighboring each other, and the driving control circuit selectively turn part of or all of the plurality of first unit switches into an ON state based on the brightness information.
In the electro-optical device according to the above aspects of the invention, it is preferable that the third retention capacitor include a plurality of third unit circuits that are electrically connected in parallel, each of the plurality of third unit circuits include a third unit capacitor and a third unit switch that are electrically connected in series with the data line, and the driving control circuit selectively turn part of or all of the plurality of third unit switches into an ON state based on the brightness information.
According to this aspect of the invention, for example, when brightness of an entire screen to be displayed in the display portion is high and a possibility that display unevenness or the like is visually recognized due to the fluctuation in potential of the data line is low, it is possible to lower the compression rate with respect to the fluctuation width of potential based on the image signal so as to display a clear image in a larger contrast ratio.
In the electro-optical device according to the above aspects of the invention, it is preferable for the pixel circuit to include a light emission control transistor electrically connected between the driving transistor and the light emitting element, and for the scanning line driving circuit to keep the light emission control transistor OFF during at least a time period from the start of the first period to the end of the third period.
The invention can be embodied in electro-optical devices, and can also be embodied in, in addition to those electro-optical devices, various kinds of electronic apparatuses including the electro-optical devices. Display systems such as a head-mounted display (HMD), an electronic view finder and so on can be cited as typical examples of the electronic apparatuses.
The invention will be described with reference to the accompanying drawings, wherein like numbers reference like elements.
Hereinafter, embodiments in which the invention is embodied will be described with reference to the drawings.
As shown in
The controller 3 configured with a semiconductor chip is mounted on the FPC substrate 84 by a COF (chip on film) technique, and a plurality of terminals 86 are provided on the FPC substrate 84 to be connected with an upper-level circuit (not shown).
Digital image data Video is supplied to the display control circuit 4 in synchronization with a synchronization signal from the upper-level circuit (not shown). The image data Video is data that specifies a tone level of each pixel in an image to be displayed in the display panel 2 (more specifically, a display portion 100 which will be explained later) with 8 bits, for example. Moreover, the synchronization signal is a signal that includes a vertical synchronization signal, a horizontal synchronization signal, and a dot clock signal.
The display control circuit 4 generates a control signal Ctr based on the synchronization signal and supplies it to the display panel 2 and the driving control circuit 5. Note that the control signal Ctr is a signal that includes a pulse signal, a clock signal, an enable signal and the like.
The display control circuit 4 generates brightness information Br based on brightness specifying information inputted from an input unit (not shown) by a user of the electro-optical device 1, and supplies it to the driving control circuit 5. The brightness specifying information is data that specifies brightness of an entire screen when the display panel 2 (more specifically, the display portion 100 to be explained later) displays an image. Meanwhile, the brightness information Br is data that also specifies brightness of an entire screen when the display portion 100 displays an image, and can take different values from each other of a number of Rbr, where Rbr is a natural number equal to or greater than 1. Note that the brightness information Br may be set to a value equal to the brightness specifying information.
In this embodiment, the display control circuit 4 generates the brightness information Br based on the brightness specifying information inputted by a user. However, the brightness information Br may be generated based on the image data Video. For example, it may be calculated based on the average volume of luminance of light emitting elements specified by the image data Video.
Next, the display control circuit 4 generates an analog image signal Vid based on the brightness information Br and the image data Video in the following manner. That is, the display control circuit 4 has a storage unit 6 that associates and stores a potential indicated by the image signal Vid, luminance of a light emitting element (OLEO 130 which will be explained later) included in the display panel 2, and the brightness information Br. In the storage unit 6, look-up tables LUT of a number of Rbr are provided corresponding to each of the different values that can be taken by the brightness information Br. In each of the look-up tables LUT, the potential indicated by the image signal Vid and the luminance of the light emitting element of a case in which brightness of the screen to be displayed by the display portion 100 corresponds to a value indicated by the brightness information Br, are associated and stored. The display control circuit 4 outputs potential corresponding to the luminance specified by the image data Video and generates the image signal Vid through referring to the look-up table LUT that corresponds to the brightness information Br. Then, the display control circuit 4 supplies the generated image signal Vid to the display panel 2.
The driving control circuit 5 generates various kinds of control signals and potential based on the control signal Ctr and the brightness information Br that are supplied from the display control circuit 4, and supplies them to the display panel 2.
To be more specific, the driving control circuit 5 supplies the display panel 2 with control signals Sel (1), Sel (2) and Sel (3); control signals /Sel (1), /Sel (2) and /Sel (3), which are inverted logic signals of the control signals Sel (1), Sel (2) and Sel (3); a negative-logic control signal /Gini; a positive-logic control signal Gref; potential Vorst which is a predetermined reset potential; and a potential control signal Vref. Here, the potential Vref is determined based on the brightness information Br. Note that hereinafter, the control signals Sel (1), Sel (2) and Sel (3) are collectively called “control signal Sel”, while the control signals /Sel (1), /Sel (2) and /Sel (3) are collectively called “control signal /Sel” in some case.
As shown in
In the display portion 100, pixel circuits 110 corresponding to the pixels of an image to be displayed are arranged in matrix form. Specifically, in the display portion 100, m-row scanning lines 12 are provided each extending in a lateral direction (X direction) in the drawing, and 3n-column data lines 14, which are grouped every three columns, are provided each extending in a longitudinal direction (Y direction) in the drawing in a state where the scanning lines 12 and the data lines 14 are electrically insulated from each other. The pixel circuits 110 are provided at positions corresponding to intersections of the m-row scanning lines 12 and the 3n-column data lines 14. That is to say, the pixel circuits 110 are arranged in the form of an m-row×3n-column matrix in this embodiment.
Note that both m and n are a natural number. In order to individually specify the scanning lines 12 and the rows of the matrix of the pixel circuits 110, the rows are called as follows in some case; i.e., a 1st, 2nd, 3rd, . . . , (m−1)-th, and m-th row in the order from top to bottom in the drawings. Likewise, in order to individually specify the data lines 14 and the columns of the matrix of the pixel circuits 110, the columns are called as follows in some case; i.e., a 1st, 2nd, 3rd, . . . , (3n−1)-th, and (3n)-th column in the order from left to right in the drawings. Further, by using an integer j which is equal to or greater than 1 and equal to or less than n to give a general explanation about the grouping of the data lines 14, it can be stated that a (3j−2)-th column, (3j−1)-th column, and (3j)-th column data line 14 belong to a j-th group when counted from left.
The three pixel circuits 110 arranged at positions corresponding to intersections of the same single scanning line 12 and the 3-column data lines 14 which belong to the same group, correspond to red (R), green (G) and blue (B) pixels respectively, and represent one dot of a color image to be displayed with these three types of pixels. In other words, this embodiment is configured so that color of one dot is expressed in an additive color mixing manner using OLEDS that emit light corresponding to the RGB.
Further, in the display portion 100, as shown in
In the display panel 2, retention capacitors 50 of a number of (3n) are provided corresponding to each of the 1st through (3n)-th column data lines 14. One end of the retention capacitor 50 is connected with the data line 14, and the other end thereof is connected with the power line 16. That is, the retention capacitor 50 functions as the first retention capacitor that retains potential of the data line 14. It is advisable for the retention capacitor 50 to be formed by making the power line 16 and the data line 14 neighboring each other sandwich an insulating material (dielectric material) therebetween. In this case, the distance between the power line 16 and the data line 14 neighboring each other is so determined as to obtain a necessary amount of capacitance. Hereinafter, the capacity value of the retention capacitor 50 is referred to as Cdt.
In
The scanning line driving circuit 20 generates scanning signals Gwr used for scanning the scanning lines 12 one by one row during a frame period according to the control signal Ctr. Note that the scanning signals Gwr each provided to the 1st, 2nd, 3rd, . . . , (m−1)-th, or (m)-th row scanning line 12 are respectively referred to as Gwr (1), Gwr (2), Gwr (3), Gwr (m−1), and Gwr (m).
The scanning line driving circuit 20 supplies, in addition to the scanning signals Gwr (1) through Gwr (m), generates various kinds of control signals for each of the rows in synchronization with the scanning signals Gwr and supplies them to the display portion 100; however, those control signals are not shown in
The data line driving circuit 10 includes level shift circuits LS of a number of (3n) each provided corresponding to each of the (3n)-column data lines 14, demultiplexers DM of the number of (3n) that are provided every 3-column data lines 14 configuring each group, and a data signal supply circuit 70.
The data signal supply circuit 70 generates data signals Vd (1), Vd (2), . . . Vd (n) based on the image signal Vid and the control signal Ctr supplied from the controller 3. To be more specific, the data signal supply circuit 70 includes, for example, shift registers in its configuration, and caries out time-division processing on the image signal Vid so as to generate the data signals Vd (1), Vd (2), . . . Vd (n). Subsequently, the data signal supply circuit 70 supplies the data signals Vd (1), Vd (2), . . . Vd (n) to the respective demultiplexers DM each of which corresponds to the 1st, 2nd, . . . , or n-th group. Note that a maximum value of potential that the data signals Vd (1), Vd (2), . . . Vd (n) can take is referred to as Vmax, while a minimum value thereof is referred to as Vmin.
The configurations of the demultiplexer DM and the level shift circuit LS will be described below with reference to
As shown in
The level shift circuit LS includes a set of a retention capacitor 44, an N-channel MOS transistor 43 (first transistor) and a P-channel MOS transistor 45 (second transistor) on each of the columns, and shifts the potential of the data signal outputted from an output terminal of the transmission gate 34 of each column. One end of the retention capacitor 44 is connected with the corresponding data line 14 and the drain node of the transistor 45, meanwhile the other end of the retention capacitor 44 is connected with the output terminal of the transmission gate 34 and the drain node of the transistor 43. In other words, the retention capacitor 44 functions as the third retention capacitor with the one end being connected with the data line 14. Although not shown in
The source node of the transistor 45 of each column is connected with a power line 61 (first power line) for common use across all the columns, and the driving signal /Gini for common use is supplied to the gate nodes thereof from the driving control circuit 5 across all the columns. With this, the transistor 45 electrically connects a node h2 as the one end of the retention capacitor 44 (as well as the data line 14) with the power line 61 when the control signal /Gini is at L-level, and electrically disconnects them when the control signal /Gini is at H-level. The potential Vini (initial potential) is supplied to the power line 61 from the driving control circuit 5.
The source node of the transistor 43 of each column is connected with a power line 62 (potential control line) for common use across all the columns, and the driving signal Gref for common use is provided to the gate nodes thereof from the driving control circuit 5 across all the columns. With this, the transistor 43 electrically connects a node h1 as the other end of the retention capacitor 44 with the power line 62 when the control signal Gref is at H-level, and electrically disconnects them when the control signal Gref is at L-level. The potential Vref (potential control signal) is supplied to the power line 62 from the driving control circuit 5.
The pixel circuits 110 will be described below with reference to
As shown in
Of the transistor 122, the gate node is connected with the scanning line 12 of the i-th row, one of the drain and source nodes is connected with the data line 14 of the (3j−2)-th column, and the other one thereof is connected with the gate node g of the transistor 121, one end of the retention capacitor 132 and one of the source and drain nodes of the transistor 123. In other words, the transistor 122 is electrically connected between the gate node g of the transistor 121 and the data line 14, and functions as the write transistor that controls electrical connection between the gate node g of the transistor 121 and the data line 14. It is to be noted that the gate node of the transistor 121 is referred to as “gate node g” so as to distinguish it from other nodes.
Of the transistor 121, the source node is connected with the power line 116, and the drain node is connected with the other one of the source and drain nodes of the transistor 123, and the source node of the transistor 124. Potential Vel as a high-level side potential of the power source in the pixel circuit 110 is supplied to the power line 116.
It has been discussed that, in the transistors 121 and 122, the drain node or the source node is electrically connected with other constituent elements. However, it is possible that the node having been described as the drain node becomes the source node, and the node having been described as the source node becomes the drain node if a potential condition is changed in the circuit. The situation is the same in the transistors 123 through 125 described below. In either case, for example, one of the source node and the drain node of the transistor 121 is electrically connected with the power line 16, and the other one thereof is electrically connected with the OLED 130 via the transistor 124. Further in
The control signal Gcmp (i) is supplied to the gate node of the transistor 123. The transistor 123 functions as the threshold compensation transistor which controls electrical connection between the source node and the gate node g of the transistor 121.
The control signal Gel (i) is supplied to the gate node of the transistor 124, and the drain node thereof is connected with the source node of the transistor 125 and the anode of the OLED 130. That is to say, the transistor 124 functions as the light emission control transistor which controls electrical connection between the drain node of the transistor 121 and the anode of the OLED 130.
The control signal Gorst (i) corresponding to the i-th row is supplied to the gate node of the transistor 125, and the drain node thereof is connected with the (3j−1)-th column power line 16 and held at the potential Vorst. The transistor 125 functions as the initializing transistor which controls electrical connection between the power line 16 and the anode of the OLED 130.
In this embodiment, since the display panel 2 is formed on a silicon substrate, the potential Vel is a substrate potential of the transistors 121 through 125.
The one end of the retention capacitor 132 is connected with the gate node g of the transistor 121 and the other end thereof is connected with the power line 116. With this, the retention capacitor 132 functions as the second retention capacitor which retains the voltage between the gate and source nodes of the transistor 121. The capacity value of the retention capacitor 132 is referred to as Cpix. In this case, the capacity value Cdt of the retention capacitor 50, the capacity value Crf1 of the retention capacitor 44 and the capacity value Cpix of the retention capacitor 132 are determined so that a relation of Cdt>Crf1>>Cpix holds. To rephrase, they are determined so that Cdt is greater than Crf1 and Cpix is sufficiently smaller than Cdt and Crf1. As the retention capacitor 132, parasitic capacitance in the gate node g of the transistor 121 may be used, or capacitance which is formed by sandwiching an insulating layer between different conductive layers from each other in the silicon substrate may be used.
The anode of the OLED 130 is a pixel electrode individually provided for each of the pixel circuits 110. Meanwhile, the cathode of the OLED 130 is a common electrode 118 for common use to all the pixel circuits 110, and is held at potential Vct as a low-level side potential of the power source in the pixel circuit 110. The OLED 130 is an element in which a white organic EL layer is sandwiched between the anode and the cathode having light transmission characteristics in the silicon substrate mentioned above. At the output side (cathode side) of the OLED 130, color filters each of which corresponds to one of the RGB colors are overlapped.
In the OLED 130 as described above, when an electric current flows from the anode to the cathode, holes injected from the anode and electrons injected from the cathode are recombined in the organic EL layer so as to create excitons; as a result, white light is generated. The generated white light passes through the cathode, which is on the opposite side to the anode, experiences coloring by the color filters, and is visually recognized by an observer.
Operations of the electro-optical device 1 will be described with reference to
In this embodiment, roughly speaking, the scanning period of the i-th row is divided into an initialization period indicated by (b) in
Light Emission Period
For the sake of convenience in explanation, the light emission period as a preceding stage of the initialization period is described first. As shown in
Since the light emission period of the i-th row is a time period during which the horizontal scanning is carried out on the rows other than the i-th one, the potential of the data line 14 varies arbitrarily. However, because the transistor 122 is in an OFF-state in the pixel circuit 110 of the i-th row, the potential variation of the data line 14 is not cared in this case. Note that in
Initialization Period
Next, at the beginning of the i-th row scanning period, the initialization period of (b) as the first period is started first. As shown in
To be more specific, for example, in the case where the voltage is not reset when luminance of an image to be displayed is changed from high to low, a high voltage at the time when the luminance of the image has been high (a large electric current has flown) is retained so that an excessive amount of electric current flows even if a small electric current is required for the subsequent display; as a result, the next image cannot be appropriately displayed at low luminance. In contrast, in this embodiment, because the anode potential of the OLED 130 is reset by the transistor 125 being turned ON, the capability of displaying an image at lower luminance can be enhanced. In this embodiment, the potential Vorst is set to a value so that a difference between the potential Vorst and the potential Vet of the common electrode 118 is smaller than the light emission threshold voltage of the OLED 130. Therefore, the OLED 130 is in an OFF-state (non-light emission) during the initialization period (also during the compensation and write periods to be explained next).
Meanwhile, as shown in
In this embodiment, the potential Vini is set to a value so that the value (Vel−Vini) is greater than the threshold voltage |Vth| of the transistor 121. Note that the threshold voltage with takes a negative value when measured with the potential of the source node being a reference potential because the transistor 121 is a P-channel type transistor. Hereinafter, in order to avoid causing confusion when explaining a threshold voltage, that is, whether it is higher or lower, the threshold voltage will be expressed in an absolute value in the form of |Vth| so that the threshold voltage is specified by the quantity thereof.
Compensation Period
In the i-th row scanning period, the compensation period of (c) as the second period is started next. In the compensation period, as shown in
Further, in the compensation period, as shown in
Write Period
After the compensation period, the write period of (d) as the third period is started. During the write period, as shown in
During the i-th row write period, with regard to the j-th group, the data signal supply circuit 70 switches the data signal Vd (j) to a potential corresponding to the tone level of a pixel in the i-th row and the (3j−2)-th column, the tone level of a pixel in the i-th row and the (3j−1)-th column and the tone level of a pixel in the i-th row and the (3j)-th column, in series. Meanwhile, in synchronization with the switching of the data signal potential, the driving control circuit 5 exclusively sets the control signals Sel (1), Sel (2) and Sel (3) to H-level in series. Although not shown in
As shown in
The change in potential of the gate node g at this time will be described below with reference to
As shown in
C0=Cpix+Cdt Equation 1
Accordingly, when the charge which is accumulated in the combined capacitance of the retention capacitors 50 and 132 at the end of the compensation period is referred to as Q0a (
Q0a−Q0b=C0×(Vp−Vgate) Equation 2
Likewise, if charge which is accumulated in the retention capacitor 44 at the end of the compensation period is referred to as Q1a (
Q1b−Q1a=Crf1×{(Vgate−Vd(j))−(Vp−Vref)} Equation 3
During the write period, since the charge that flows out from the combined capacitance of the retention capacitors 50 and 123 and the charge that flows into the retention capacitance 44 are equal to each other in quantity, Equation 4 described below holds.
Q0a−Q0b=Q1b−Q1a Equation 4
Accordingly, using Equations 1 through 3, the potential Vgate of the gate node g during the write period can be calculated. More specifically, the potential Vgate is expressed by Equation 5 as follows.
Vgate={Crf1/(Crf1+C0)}×{Vd(j)−Vref}+Vp Equation 5
Here, if a capacitance ratio k1 indicated in Equation 6 described below is introduced, the potential Vgate can be expressed also by Equation 7 described below.
k1=Crf1/(Crf1+Cdt+Cpix) Equation 6
Vgate=k1×{Vd(j)−Vref}+Vp Equation 7
Equation 8 described below holds in this case, where the amount of potential change of the node h1 {Vd(j)−Vref} is indicated by ΔV and the amount of potential change of the gate node g (Vgate−Vp) is indicated by ΔVg.
ΔVg=k1×ΔV Equation 8
In this manner, the gate node g is shifted upward in potential from the potential Vp=(Vel−|Vth|) during the compensation period by the quantity obtained through multiplying ΔV, which is the amount of potential change of the node h1, by the capacitance ratio k1 (k1×ΔV) so as to be at the potential Vgate=Vel−|Vth|+k1×ΔV.
At this time, an absolute value of the voltage |Vgs| of the transistor 121 Vgs is obtained by subtracting the amount of the upward potential shift of the gate node g from the threshold voltage |Vth|. In other words, Equation 9 described below holds.
|Vgs|=|Vth|−k1×ΔV Equation 9
At this time, a potential range ΔVgate of the gate node g is compressed to a value obtained by multiplying a potential range of the data signal ΔVdata (=Vmax−Vmin) by the capacitance ratio k1, as expressed by Equation 10 below.
ΔVgate=k1×ΔVdata Equation 10
As described above, the capacity value Cpix is sufficiently smaller than the capacity value Crf1 and the capacity value Cdt; if the capacity values of the retention capacitors 44 and 50 are set in a manner such that Crf1:Cdt=1:9, the potential range ΔVgate of the gate node g can be compressed to one tenth of the potential range of the data signal ΔVdata.
It is to be noted that the potential Vp (=Vel−|Vth|) and the potential Vref are key factors in determining a level-shift amount and direction of the potential range ΔVgate of the gate node g with respect to the potential range of the data signal ΔVdata. The reason for this is as follows. That is, the potential range of the data signal ΔVdata is compressed by the capacitance ratio k1 with the potential Vref as a base potential, the compressed potential range is shifted with respect to the potential Vp as a base potential, and then the shifted potential becomes the potential range ΔVgate of the gate node g.
As described above, during the write period of the i-th row, the potential (Vel−|Vth|+k1×ΔV) that has shifted from the potential Vp (=Vel−|Vth|) of the compensation period by the quantity obtained through multiplying the amount of the potential change ΔV of the node h1 by the capacitance ratio k1, is written into the gate node g of the pixel circuit 110 of the i-th row.
Light Emission Period
After the write period of the i-th row is ended, the light emission period is started. In this embodiment, when a one-horizontal scanning period has passed since the end of the write period of the i-th row, the light emission period is started. During the light emission period, since the scanning line driving circuit 20 sets the scanning signal Gwr (i) to H-level, as described above, the transistor 122 is turned OFF. With this, potential of the gate node g is kept at the shifted potential (Vel−|Vth|+k1×ΔV). Further, during the light emission period, since the scanning line driving circuit 20 sets the control signal Gel (i) to L-level, as described above, the transistor 124 is turned ON in the pixel circuit 110 in the i-th row and the (3j−2)-th column. Since the voltage Vgs between the gate and the source is (|Vth|−k1×ΔV), an electric current in accordance with the tone level is supplied to the OLED 130 while compensating the threshold voltage of the transistor 121, as indicated in
The operations described above are also executed in other i-th row pixel circuits 110 than the i-th row pixel circuit 110 of the (3j−2)-th column in parallel at the same time during the i-th row scanning period. In addition, the above-mentioned operations executed in the i-th row are actually executed in the order of the 1st, 2nd, 3rd, . . . , (m−1)-th, and m-th row during a one-frame period and repeatedly executed every frame.
According to this embodiment, because the potential range ΔVgate of the gate node g is narrowed with respect to the potential range ΔVdata of the data signal, it is possible to apply voltage in accordance with the tone level between the gate and the source of the transistor 121 without processing the data signal in a precisely fined manner. Accordingly, in the pixel circuit 110, even if a minute electric current that flows in the OLED 130 is changed largely relative to the change of the voltage Vgs between the gate and source of the transistor 121, it is possible to precisely control the electric current supplied to the OLED 130.
Note that the transistor 121 supplies the electric current Ids in proportion to the voltage Vgs between the gate and the source indicated by Equation 8 to the OLED 130. The OLED 130 emits light with the luminance according to the quantity of the electric current Ids.
Therefore, in the case where the potential range ΔVgate of the gate node g is compressed with respect to the potential range ΔVdata of the data signal, it is difficult for the OLED 130 to emit light with high luminance in comparison with a case without the potential range compression. In this case, a screen on which the display portion 100 displays an image is generally dark.
On the other hand, in this embodiment, the driving control circuit 5 controls the potential Vref based on the brightness information Br. Specifically, when the brightness of an entire screen to be displayed by the display portion 100 is higher, the driving control circuit 5 sets the Vref to a higher potential. Through this, the voltage Vgs can be made higher; as a result, it is possible to display a brighter image and enhance the precision control of the electric current Ids at the same time.
Furthermore, as illustrated with a broken line in
Meanwhile, in this embodiment, since the range of potential change of the data line 14 is narrowed with respect to the potential range ΔVdata of the data signal, the influence via the capacitor Cprs can be suppressed.
Moreover, according to this embodiment, the electric current Ids is supplied to the OLED 130 by the transistor 121 while cancelling out influence of the threshold voltage. Therefore, according to this embodiment, even if the threshold voltage of the transistor 121 varies depending on the pixel circuits 110, electric current in accordance with the tone level is supplied to the OLED 130 while compensating the threshold voltage for its variation. This suppresses the occurrence of display unevenness that spoils uniformity of a display screen so that a high-quality image can be displayed.
The cancelling-out of the influence of the threshold voltage is explained below with reference to
In
During the compensation period, the gate node g shifts from the potential Vref_H to the potential (Vel−|Vth|). With this, the operating point of the transistor A with a larger threshold voltage |Vth| moves from S to Aa, and the operating point of the transistor B with a smaller threshold voltage |Vth| moves from S to Ba.
Next, in the case where potential values of the data signals supplied to the pixel circuit 110 in which the two transistors are include are the same, that is, in the case where the same tone level is require, the amount of potential shift from the operating point Aa and the amount of potential shift from the operating point Ba are the same of the value k1×ΔV during the write period. Accordingly, the operating point of the transistor A moves from Aa to Ab and the operating point of the transistor B moves from Ba to Bb; however, the electric current of the transistor A and the electric current of the transistor B at each operating point after the potential shift, are approximately the same current value of Ids.
In the first embodiment, data signals are supplied directly to the other end of the retention capacitor 44 of each column, i.e., to the node h1 by the demultiplexer DM. For this reason, in the scanning period of each row, since a time period during which the data signal is supplied from the driving control circuit 5 coincides with the write period, there exists a temporal restriction that is strictly imposed upon the operation of the device.
Hereinafter, a second embodiment of the invention capable of alleviating such temporal restriction will be described. Note that in order to avoid redundant descriptions, the following descriptions will be made mainly focusing on different portions from those of the first embodiment.
To be more specific, as shown in
As shown in
In each column, a node h3 which is one end of the retention capacitor 41 is connected with the output terminal of the transmission gate 34 (and the input terminal of the transmission gate 42), a node h4 which is the other end of the retention capacitor 41 is connected with a fixed potential, i.e., a power line 63 (second power line) for common use to which potential Vss is supplied, for example. Although not shown in
Operations of the electro-optical device 1 according to the second embodiment will be described with reference to
As shown in
Also in the second embodiment, like in the first embodiment, a cycle of a light emission period, an initialization period, a compensation period, a write period, and a light emission period in time sequence is repeated. However, in the second embodiment, a time period during which data signals are supplied does not coincide with the write period, and the data signal supply precedes the write period in comparison with the first embodiment. This is a different point from the first embodiment. To be more specific, in the second embodiment, unlike in the first embodiment, data signals are supplied during the initialization period of (b) and the compensation period of (c).
Light Emission Period
As shown in
Initialization Period
At the beginning of the i-th row scanning period, the initialization period of (b) (first period) starts first. As shown in
Meanwhile, as shown in
In the second embodiment, as described above, the data signal supply circuit 70 supplies the data signals during the initialization period and the compensation period. In other words, with regard to the j-th group, the data signal supply circuit 70 switches the data signal Vd (j) to potential corresponding to the tone level of a pixel in the i-th row and the (3j−2)-th column, the tone level of a pixel in the i-th row and the (3j−1)-th column and the tone level of a pixel in the i-th row and the (3j)-th column, in series. Meanwhile, in synchronization with the switching of the data signal potential, the driving control circuit 5 exclusively sets the control signals Sel (1), Sel (2) and Sel (3) to H-level in series. Through this, the three transmission gates 34 provided in each of the demultiplexers DM are turned ON in series in the order from the leftmost column to the central column, and the rightmost column.
In the case where the transmission gate 34 of the leftmost column which belongs to the j-th group is turned ON by the control signals Sel (1) in the initialization period, because the data signal Vd (j) is supplied, as shown in FIG. 17, to the one end of the retention capacitor 41, the above data signal is held by the retention capacitor 41.
Compensation Period
In the i-th row scanning period, the compensation period of (c) is started next. In the compensation period, as shown in
Further, in the compensation period, as shown in
Moreover, during the compensation period, when the transmission gate 34 of the leftmost column which belongs to the j-th group is turned ON by the control signal Sel (1), the data signal Vd (j) is held by the retention capacitor 41, as shown in
In the case where the transmission gate 34 of the leftmost column which belongs to the j-th group has already been turned ON by the control signal Sel (1) during the initialization period, the above-mentioned transmission gate 34 is not needed to be turned ON during the compensation period; however, the operation is the same in that the data signal Vd (j) is held by the retention capacitor 41.
When the compensation period is ended, the scanning line control circuit 20 changes the control signal Gcmp (i) from L-level to H-level. With this, the transistor 121 is released from its diode-connected state.
Moreover, when the compensation period is ended, the driving control circuit 5 changes the control signal Gref from H-level to L-level so that the transistor 43 is turned OFF. With this, although a path from the data line 14 of the (3j−2)-th column to the gate node g of the pixel circuit 110 in the i-th row and the (3j−2)-th column is caused to be in a floating state. However, potential of the path is retained by the retention capacitors 50 and 132 at potential (Vel−|Vth|).
Write Period
In the scanning period of the i-th row, the write period of (d) is started next. During the write period, as shown in
As shown in
C1=(C0×Crf1)/(C0+Crf1) Equation 11
Therefore, when a charge having been accumulated in the combined capacitance of the retention capacitors 44, 50 and 132 before the start of the write period is referred to as Q1c (
Q1c−Q1d=C1×(Vref−Vh) Equation 12
Likewise, when a charge having been accumulated in the retention capacitor 41 before the start of the write period is referred to as Q2c (
Q2d−Q2c=Crf2×(Vh−Vd(j)) Equation 13
Since the charge that flows out from the combined capacitance of the retention capacitors 44, 50 and 132 is equal in quantity to the charge that flows into the retention capacitor 41, Equation 14 described below holds.
Q1c−Q1d=Q2d−Q2c Equation 14
Therefore, using Equations 12 through 14, the potential Vh of the node h1 during the write period can be calculated. To be more specific, the potential Vh is given by Equation 15 as follows.
Accordingly, an amount of potential change ΔVh at the node h1 is expressed by Equation 16 below.
If a capacitance ratio k2 indicated by Equation 17 described below is introduced, the amount of potential change ΔVh can be expressed by Equation 18 described below.
k2=Crf2/(C1+Crf2) Equation 17
ΔVh=k2×{Vd(j)Vref} Equation 18
Further, during the write period, the scanning line driving circuit 20 sets, as shown in
At this time, because the gate node g is connected with the one end of the retention capacitor 44 via the data line 14, the potential thereof is shifted from the potention Vp=(Vel−|Vth|) of the compensation period. A potential change of the gate node g in this case is as has been explained by Equations 1 through 10 and
Specifically, in the case of the aforementioned first embodiment, potential of the node h1 changes before/after the start of the write period, i.e., from potential Vref before the start to potential specified by the data signal Vd (j) after the start; in the case of the second embodiment, it changes from the potential Vref to the potential Vh. Accordingly, the potential Vgate of the gate node g during the write period can be calculated by substituting Vh in Equation 15 for Vd (j) in Equation 7. To be more specific, the potential Vgate is given by Equation 19 as follows.
Furthermore, the amount of potential change ΔVg of the gate node g before/after the start of the write period can be calculated by substituting ΔVh in Equation 18 for ΔV in Equation 8. To be specific, the amount of potential change ΔVg is given by Equation 20 as follows.
As described thus tar, the potential of the node h1 is changed by the quantity which is obtained in the following manner; that is, the potential specified by the data signal Vd (j) is shifted with the potential Vref, and the shifted potential is compressed by the capacitance ratio k2 so as to obtain the above quantity. With this, the potential Vgate of the gate node g is changed by the quantity, which is obtained through further compressing the amount of potential change ΔVh of the node h1 by the capacitance ratio k1.
In other words, the data signal Vd (j) is shifted with the potential Vref, and the shifted potential is multiplied by the capacitance ratios (capacitance ratios k1, k2), which are defined based on the capacity values Cdt, Crf1, Crf2 and Cpix, so as to obtain a compressed potential; this compressed potential is supplied to the potential Vgate of the gate node g.
Light Emission Period
In the second embodiment, the light emission period starts after the write period of the i-th row is ended. During the light emission period, as described above, since the scanning line driving circuit 20 sets the control signal Gel (i) to L-level, the transistor 124 is turned ON in the pixel circuit 110 in the i-th row and the (3j−2)-th column. Accordingly, as shown in
The operations described above are also executed in other i-th row pixel circuits 110 than the i-th row pixel circuit 110 of the (3j−2)-th column in parallel at the same time during the i-th row scanning period. In addition, the above-described operations executed in the i-th row are actually executed in the order of the 1st, 2nd, 3rd, . . . , (m−1)-th, and m-th row during a one-frame period and repeatedly executed every frame.
According to the second embodiment, like in the first embodiment, even if a minute electric current that flows in the OLED 130 is changed largely relative to the voltage Vgs between the gate and source of the transistor 121 in the pixel circuit 110, it is possible to precisely control the electric current supplied to the OLED 130.
Moreover, according to the second embodiment, like in the first embodiment, it is possible for the OLED 130 to emit light with high luminance by setting the potential Vref to a high potential without setting potential of the data signal Vd (j) to a high potential, thereby making it possible for the electro-optical device 1 to display a brighter image.
According to the second embodiment, like in the first embodiment, the voltage retained by parasitic capacitance of the OLED 130 can be sufficiently initialized during the light emission period, and the occurrence of display unevenness that spoils uniformity of the display screen can be prevented even if the threshold voltage of the transistor 121 varies depending on the pixel circuits 110. This makes it possible to display a high-quality image.
According to the second embodiment, an operation in which a data signal supplied from the driving control circuit 5 via the demultiplexer DM is retained by the retention capacitor 41, is executed from the initialization period through the compensation period. This alleviates a temporal restriction imposed upon operations to be executed during a one-horizontal scanning period.
For example, during the compensation period, as the voltage Vgs between the gate and source comes to be closer to the threshold voltage, the quantity of electric current that flows in the transistor 121 decreases, accordingly, it takes a longer time for the gate node g to converge with potential (Vel−|Vth|). However, in the second embodiment, as indicated in
Applications and Variations
The invention is not limited to the above-described embodiments and application examples. For example, various kinds of variations described below can be made. Moreover, the following variations can be combined with an arbitrarily selected one or arbitrarily selected plural variations in an appropriate manner.
Variations
The invention is not limited to the above-described embodiments and application examples. For example, various kinds of variations described below can be made. Moreover, the following variations can be combined with an arbitrarily selected one or arbitrarily selected plural variations in an appropriate manner.
Variation 1
In the aforementioned embodiments, the controller 3 and display panel 2 are provided as separate entities; however, the controller 3 can also be integrated on a silicon substrate together with the display portion 100, the data line driving circuit 10, and the scanning line driving circuit 20.
Variation 2
In the above embodiments and variations, the electro-optical device 1 is configured as being integrated on a silicon substrate; however, it may be integrated on other semiconductor substrates, for example, an SOI substrate. The device may be formed on a glass substrate in which a polysilicon process technique is applied. Any of the materials mentioned above is effective in the case where the pixel circuit 100 is micro-fabricated and the quantity of the drain current changes in an exponential manner with respect to the change of the gate voltage Vgs.
Note that the invention may be applied in a case where micro-fabrication of the pixel circuit is not needed.
Variation 3
In the aforementioned embodiments and variations, the data lines 14 are grouped every three columns, and data lines 14 in each group are selected in series so as to supply the data signal. However, the number of the data lines to configure each group may be equal to or greater than 2 and equal to or less than 3n as a predetermined number. For example, the number of the data lines may be 2 or may be equal to or greater than 4.
Such a configuration may be employed in which the grouping of the data lines is not carried out, that is, the demultiplexer DM is not used in the device so that the data signals are supplied to the data lines 14 line-sequentially.
Variation 4
In the aforementioned embodiments and variations, the transistors 121 through 125 used in the pixel circuit 110 are unified to a P-channel type; however, the transistors may be unified to an N-channel type instead. It may be acceptable that P-channel type and N-channel type transistors are combined as needed.
In the above embodiments or the like, although the transistor 45 is a P-channel type transistor whereas the transistor 43 is an N-channel type transistor, they may be unified to be a P-channel or N-channel type. Further, the transistor 45 may be an N-channel type and the transistor 43 may be a P-channel type.
Variation 5
In the above embodiments and variations, each of the retention capacitors 50 is a single retention capacitor formed by sandwiching an insulating material (dielectric material) between the power line 16 and the data line 14 neighboring each other. However, each of the retention capacitors 50 may be formed with a plurality of capacitive elements. In this case, it is preferable for the driving control circuit 5 to carry out control operation in which a part of or all of the plurality of capacitive elements are selected based on the brightness information Br and the selected capacitive elements are electrically connected with the power line 16 and data line 14.
Each of the unit circuits Ud includes a retention capacitor 501 (first unit capacitor) and transistors 502 and 503 electrically connected in series between the data line 14 and the power line 16. To be more specific, each of the unit circuits Ud includes the retention capacitor 501, the transistor 502 electrically connected between one end of the retention capacitor 501 and the power line 16, and the transistor 503 electrically connected between the other end of the retention capacitor 501 and the data line 14.
All of capacity values of the retention capacitors 501 of the predetermine number Rcd may be the same, or they may differ from each other. For example, in the case of Rcd=3, a capacitance ratio of the three different retention capacitors 501 included in the retention capacitor 50 may be (1:1:1) or (1:2:4).
In the display panel 2 according to variation 5, control lines 504 of the predetermined number Rcd and control lines 505 of the predetermined number Rcd are provided so as to correspond to the unit circuits Ud of the predetermined number Rcd in a one-to-one correspondence manner. The gate of the transistor 502 included in a certain unit circuit Ud is electrically connected with the control line 504 corresponding to the unit circuit Ud, and the gate of the transistor 503 included in the unit circuit Ud is electrically connected with the control line 505 corresponding to the unit circuit Ud.
Further, the driving control circuit 5 according to variation 5 generates, based on the brightness information Br, control signals Gcd (1), Gcd (2), . . . , Gcd (Rcd), and supplies each of these control signals Gcd of the predetermined number Rcd to each of the control lines 504 of the predetermined number Rcd and each of the control lines 505 of the predetermined number Rcd. Through this, the driving control circuit 5 can select, based on the brightness information Br, part of or all of the retention capacitors 501 from among the retention capacitor 501 of the predetermined number Rcd and electrically connect the selected retention capacitors 501 to the data line 14 and the power line 16. In other words, the electro-optical device 1 according to variation 5 can control the capacity value Cdt of the retention capacitor 50 based on the brightness information Br.
For example, in the case where the driving control circuit 5 sets the potential Vref to a high potential based on the brightness information Br, brightness of an entire screen to be displayed in the display portion 100 is high, for example. In the case where brightness of the entire screen to be displayed in the display portion 100 is high, even if crosstalk, unevenness or the like occurs due to a potential fluctuation of the data line 14, this occurrence is unlikely to be visually recognized by a user of the electro-optical device 1. Accordingly, in this case, by making the capacity value Cdt smaller while making the capacitance ratios k1 and k2 larger (that is, making the compression ratio smaller), the display portion 100 can display a bright image and also a clear image in a larger contrast ratio.
In the example indicated in
In the example of
Variation 6
In the above embodiments and variations, although the retention capacitor 44 is formed with a single capacitive element, it can be formed with a plurality of capacitive elements like the retention capacitor 50 of variation 5. In this case, it is preferable for the driving control circuit 5 to control to select part of or all of the plurality of capacitive elements based on the brightness information Br, and electrically connect the selected capacitive elements to the nodes h1 and h2.
Each of the unit circuits U1 includes a retention capacitor 441 (third unit capacitor) and transistors 442 and 443 electrically connected in series between the nodes h1 and h2. To be more specific, each of the unit circuits U1 includes the retention capacitor 441, the transistor 442 electrically connected between one end of the retention capacitor 441 and the node h2, and the transistor 443 electrically connected between the other end of the retention capacitor 441 and the node h1.
All of capacity values of the retention capacitors 441 of the predetermine number Rc1 may be the same, or they may differ from each other.
In the display panel 2 according to variation 6, control lines 444 of the predetermined number Rc1 and control lines 445 of the predetermined number Rc1 are provided so as to correspond to the unit circuits U1 of the predetermined number Rc1 in a one-to-one correspondence manner. The gate of the transistor 442 is electrically connected with the control line 444 corresponding to the unit circuit U1, and the gate of the transistor 443 is electrically connected with the control line 445 corresponding to the unit circuit U1.
Further, the driving control circuit 5 according to variation 6 generates, based on the brightness information Br, control signals Gc1 (1), Gc1 (2), . . . , Gc1 (Rc1), and supplies each of these control signals Gc1 of the predetermined number Rc1 to each of the control lines 444 of the predetermined number Rc1 and each of the control lines 445 of the predetermined number Rc1. Through this, the driving control circuit 5 can select, based on the brightness information Br, part of or all of the retention capacitors 441 from among the retention capacitor 441 of the predetermined number Rc1 and electrically connect the selected retention capacitors 441 to the node h1 and the node h2. In other words, the electro-optical device 1 according to variation 6 can control the capacity value Crf1 of the retention capacitor 44 based on the brightness information Br. With this, the capacitance ratios k1 and k2 can be controlled, thereby making it possible to control the compression ratio of the potential range ΔVgate of the gate node g, brightness of an image, the contrast ratio and so on to be displayed in the display portion 100.
Note that the transistors 442 and 443 function as the third unit switch that is electrically connected in series with the retention capacitor 441. The unit circuit U1 may have either one of the two transistors 442 and 443. In this case, either the transistors 442 or the transistor 443 functions as the third unit switch.
Variation 7
In the above embodiments and variations, although the retention capacitor 41 is formed with a single capacitive element, it can be formed with a plurality of capacitive elements like the retention capacitor 50 of variation 5. In this case, it is preferable for the driving control circuit 5 to control to select part of or all of the plurality of capacitive elements based on the brightness information Br, and electrically connect the selected capacitive elements to the nodes h3 and h4.
Each of the unit circuits U2 includes a retention capacitor 411 (fourth unit capacitor) and a transistors 412 electrically connected in series between the nodes h3 and h4. To be more specific, each of the unit circuits U2 includes the retention capacitor 411 and the transistor 412 electrically connected between one end of the retention capacitor 411 and the node h3 (or node h4). All of capacity values of the retention capacitors 441 of the predetermine number Rc2 may be the same, or they may differ from each other. In the display panel 2 according to variation 6, control lines 413 of the predetermined number Rc2 are provided so as to correspond to the unit circuits U2 of the predetermined number Rc2 in a one-to-one correspondence manner. The gate of the transistor 412 is electrically connected with the corresponding control line 413.
Further, the driving control circuit 5 according to variation 7 generates, based on the brightness information Br, control signals Gc2 (1), Gc2 (2), . . . , Gc2 (Rc2), and supplies each of these control signals Gc2 of the predetermined number Rc2 to each of the control lines 413 of the predetermined number Rc2. Through this, the driving control circuit 5 can select, based on the brightness information Br, part of or all of the retention capacitors 411 from among the retention capacitor 411 of the predetermined number Rc2 and electrically connect the selected retention capacitors 411 to the nodes h3 and h4. In other words, the electro-optical device 1 according to variation 7 can control the capacity value Crf2 of the retention capacitor 41 based on the brightness information Br. Through this, it is possible to control the capacitance ratio k2, thereby making it possible to control the compression ratio of the potential range ΔVgate of the gate node g, brightness of an image, the contrast ratio and the like to be displayed in the display portion 100.
Note that the transistor 412 functions as the fourth unit switch connected in series with the retention capacitor 411. Further, the transistor 412 may be provided between the retention capacitor 411 and the node h4. In addition, the unit circuit U2 may have two transistors. In this case, those two transistors function as the fourth switch.
Variation 8
In the above embodiments and variations, although the display control circuit 4 generates the image signal Vid based on the image data Video and the brightness information Br, it may generate the image signal Vid only based on the image data Video. In this case, the storage unit 6 may include only one lookup table LUT in which the potential indicated by the image signal Vid and the luminance of the light emitting element are associated and stored.
Variation 9
In the above embodiments and variations, the OLED which is an light emitting element is cited as an example of an electro-optical element. Elements, such as an inorganic light emitting diode and a light emitting diode (LED), that emit light with the luminance in accordance with the quantity of an electric current may be included.
Electronic apparatuses in which the electro-optical device 1 according to the embodiments or application examples is applied will be described hereinafter. The electro-optical device 1 is suited for displaying an image with a small pixel size and with high precision. Therefore, a head-mounted display is cited as an example of an electronic apparatus and explained.
As shown in
An image-display face of the electro-optical device 1L is disposed to be on the left side in
An image-display face of the electro-optical device 1R is disposed to be on the right side, which is opposite to the electro-optical device 1L side. With this, a display image outputted by the electro-optical device 1R is emitted to the direction of 3 o'clock in the drawing via an optical lens 302R. A half mirror 303R reflects the display image outputted by the electro-optical device 1R to the direction of 6 o'clock and passes light entering from the direction of 12 o'clock.
With this configuration, a person wearing the head-mounted display 300 can observe display images outputted by the electro-optical devices 1L and 1R while overlapping the display images and the outside view in a so called see-through manner.
Moreover, with this head-mounted display 300, of a binocular image with parallax, an image for the left eye is displayed by the electro-optical device 1L and an image for the right eye is displayed by the electro-optical device 1R, Accordingly, the person wearing the head-mounted display 300 can feel and see the displayed image as if the image has a deep side or is a 3-dimensional image.
It is to be noted that the electro-optical device 1 can be also applied to, in addition to the head-mounted display 300, electronic view finders of video cameras, digital cameras with interchangeable lenses, or the like.
Number | Date | Country | Kind |
---|---|---|---|
2012-036135 | Feb 2012 | JP | national |
Number | Name | Date | Kind |
---|---|---|---|
20030227262 | Kwon | Dec 2003 | A1 |
20040070557 | Asano et al. | Apr 2004 | A1 |
20050206590 | Sasaki et al. | Sep 2005 | A1 |
20050264492 | Knapp | Dec 2005 | A1 |
20070273619 | Kitazawa et al. | Nov 2007 | A1 |
20080303804 | Schmidt et al. | Dec 2008 | A1 |
20090251455 | Park et al. | Oct 2009 | A1 |
20100328365 | Ikeda et al. | Dec 2010 | A1 |
20110050741 | Jeong | Mar 2011 | A1 |
20130093653 | Ota et al. | Apr 2013 | A1 |
Number | Date | Country |
---|---|---|
101320543 | Dec 2008 | CN |
102005178 | Apr 2011 | CN |
A-2003-271095 | Sep 2003 | JP |
A-2004-029791 | Jan 2004 | JP |
A-2004-133240 | Apr 2004 | JP |
A-2007-114426 | May 2007 | JP |
A-2007-316462 | Dec 2007 | JP |
A-2010-286541 | Dec 2010 | JP |
A-2011-013256 | Jan 2011 | JP |
Number | Date | Country | |
---|---|---|---|
20130215158 A1 | Aug 2013 | US |