1. Field of the Invention
The invention disclosed in this specification relates to a configuration of a pixel region of an active matrix type liquid crystal display and, more particularly, to a configuration of an auxiliary capacitor connected to a pixel electrode in parallel and a configuration of a black matrix for preventing leakage of light at boundaries between adjacent pixels.
2. Description of Related Art
Liquid crystal displays having an active matrix circuit are known. They have a configuration including a plurality of source bus lines for transmitting image data, a plurality of gate bus lines for transmitting switching signals in an intersecting relationship therewith, and a plurality of pixels provided at those intersections. Normally, transistors (specifically thin film transistors) are used as switching elements.
A pixel includes not only a transistor for switching but also a pixel electrode and has a structure in which the gate electrode, source, and drain of the transistor are connected to a gate bus line, a source bus line, and the pixel electrode, respectively. Distinction between the source and drain of a transistor is not fixed during the operation thereof and varies depending on signals according to a common definition of electrical circuits. In the following description, however, the terms “source” and “drain” simply refer to impurity regions provided in a transistor which are connected to a source bus line and a pixel electrode, respectively.
Each pixel includes one or more transistors. Specifically, two or more transistors connected in series are advantageous in that leak current can be reduced even when the transistors are not selected. The above-described definition is also applied to such a case, and no definition is given to an impurity region connected to neither a source bus line nor a pixel electrode.
A capacitor is formed between a pixel electrode and an electrode which is opposite to the pixel electrode across liquid crystal. A transistor as described above serves as a switching element for supplying and removing electrical charge to and from this capacitor.
In an actual operation, however, the capacity of the pixel electrode portion is too small to store necessary electrical charge for a sufficient period of time by itself. It is therefore necessary to provide a separate auxiliary capacitor.
Such an auxiliary capacitor (also referred to as “storage capacitor”) has been formed between an opaque conductive material such as a metal which is separately provided and a pixel electrode or a semiconductor layer. The gate bus line for the next row has been normally used as the opposite electrode. Although a capacitor formed using a gate bus line has been sufficient when the area of the pixel is large enough, a gate bus line has been unsuccessful in providing a sufficient capacity by itself when the area of the pixel is small. This has required a gate bus line to be expanded to accommodate the area for an electrode of an auxiliary capacitor. Such a structure results in a decrease in the aperture ratio because a pixel includes an area where light is blocked.
It is an object of the invention disclosed in this specification to provide a configuration wherein an auxiliary capacity is increased without reducing the aperture ratio of a pixel. It is another object of the invention to provide a configuration of a black matrix for solving the problem of leakage of light that occurs at boundaries between adjoining pixels.
The invention disclosed in this specification is characterized in that:
a pixel includes a pixel electrode comprising a first transparent conductive film;
the pixel electrode overlaps a gate bus line and a source bus line;
a layer of a common electrode comprising a second transparent conductive film is provided between the gate bus line and the pixel electrode and between the source bus line and the pixel electrode such that it covers the gate bus line and source bus line; and
the common electrode is maintained at constant potential.
Specifically, the common electrode is disposed such that it covers the bus lines, and the pixel electrode is disposed such that it overlaps the bus lines. Thus, the common electrode and the pixel electrode overlap each other, and this overlap provides an auxiliary capacitor. In addition, while at least one of the electrodes of a conventional auxiliary capacitor has been formed of an opaque material, both of such electrodes are formed of a transparent material according to the present invention. Thus, they will not hinder display and the aperture ratio is maintained.
With the above-described configuration, a black matrix can be formed by source bus lines and gate bus lines by arranging pixel electrodes in an overlapping relationship with the source bus lines and gate bus lines and by positioning boundaries between the pixel electrodes on the source bus lines and gate bus lines. In general, boundaries between pixel electrodes of a liquid crystal display are affected by the electric field of the adjacent electrodes. As a result, at such boundaries, an image can be produced differently from that to be formed by the relevant pixels or leakage of light can occur due to absence of an electric field.
It is therefore not appropriate to use such boundaries between pixel electrodes, and a structure is normally employed in which such areas are shaded by a black matrix. It has been conventionally necessary to configure a black matrix by a separate layer. For example, the use of bus lines as a black matrix has been proposed in Japanese unexamined patent publication (KOKAI) No. H6-216421 and etc. In practice, however, this results in unstable display because signals on bus lines affect pixel electrodes.
The present invention solves this problem. Specifically, since a common electrode is provided between a bus line and a pixel electrode, a signal on the bus line is blocked by the common electrode and hence does not affect the pixel electrode.
When a top-gate type transistor (a transistor having a structure in which the gate electrode is provided on top of a semiconductor layer) is used as a switching transistor, it will be advantageous for stable operation of the transistor if light is allowed to be incident upon the substrate primarily from above, i.e., from the side of the pixel electrodes because this prevents light from entering the semiconductor layer under the gate electrode.
The effect of shading can be further improved for more stable operation by providing a film made of the same material as the layer of the source bus lines on top of the gate bus lines where the semiconductor layer and the gate bus lines intersect with each other.
As an insulator to be used between the common electrode and the pixel electrode, organic resin may be used as well as inorganic materials (e.g., silicon oxide and silicon nitride).
Especially, a flat insulation layer formed by means of spin coating or the like will be effective in reducing surface irregularity for improved uniformity of an electric field applied to liquid crystal molecules.
Materials usable for the transparent conductive film according to the invention disclosed in this specification include ITO (indium tin oxide), SnO2, and materials mainly composed of those materials as well.
A first embodiment of the present invention will now be described.
Further,
The fabrication steps will now be described with reference to
The active layer 12 is formed by a crystalline silicon film which has been crystallized by heating an amorphous silicon film or by irradiating the same with laser beams. A gate insulation film 13 is formed so as to cover the active layer 12 The gate insulation film 13 is preferably made of silicon oxide or silicon nitride and, for example, a silicon oxide film formed using a plasma CVD process may be used. A gate bus line (gate electrode) 14 made of an aluminum-titanium alloy is formed on the gate insulation film using a well known sputtering process (
The configuration of this circuit in this state is shown in
Next, a well known ion doping process is performed using the gate bus line as a mask to introduce N- or P-type impurities in the active layer, thereby forming a source 15 and a drain 16.
After the impurities are introduced, thermal annealing, laser annealing or the like may be performed to activate the impurities (to recrystallize the semiconductor film) if required.
After the above-described steps, a silicon nitride film (or a silicon oxide film) 17 is deposited by means of a plasma CVD process. It serves as a first layer insulator (
Next, contact holes are formed in the first layer insulator 17 such that they reach the source 15 and drain 16. Then, a well known sputtering process is performed to form a multi-layer film of titanium and aluminum which is in turn etched to form a source bus line 18 and a drain electrode 19.
After the above-described steps, a silicon nitride film (or a silicon oxide film) 20 is deposited by means of a plasma CVD process. It serves as a second layer insulator (
The configuration of the circuit in this state is shown in
Next, a spin coating process is performed to form a first organic resin layer 21. The organic resin layer is formed to have a flat upper surface. Then, a well known sputtering process is performed to form an ITO film which is in turn etched to form a common electrode 22 (
The configuration of the circuit in this state is shown in
Further, a spin coating process is performed to form a second organic resin layer 23. Then, a well known sputtering process is performed to form an ITO film which is in turn etched to form pixel electrodes 24a and 24b. The pixel electrode 24b is a pixel electrode for the transistor as described above, and the pixel electrode 24a is a pixel electrode adjacent thereto. Capacitors 25a and 25b are respectively formed at regions where the pixel electrodes 24a and 24b overlap the common electrode 22 (
The configuration of the circuit in this state is shown in
A second embodiment of the present invention will now be described.
As shown in
The configuration of this circuit in this state is shown in
Next, N- or P-type impurities are introduced to form a source 35 and a drain 36. After the above-described steps, a first layer insulator 37 which is a silicon nitride film (or a silicon oxide film) is deposited (
Next, contact holes are formed in the first layer insulator 37 such that they reach the source 35 and drain 36. Then, a source bus line 38, a drain electrode 39, and a protective film 40 are formed. After the above-described steps, a second layer insulator 41 which is a silicon nitride film (or a silicon oxide film) is deposited (
The configuration of the circuit in this state is shown in
Next, a common electrode 42 is formed by an ITO film. Further, an organic resin layer 43 is formed (
The configuration of the circuit in this state is shown in
Then, pixel electrodes 44a and 44b are formed by ITO films. The pixel electrode 44b is a pixel electrode for the transistor as described above, and the pixel electrode 44a is a pixel electrode adjacent thereto. Capacitors 45a and 45b are respectively formed at regions where the pixel electrodes 44a and 44b overlap the common electrode 42 (
The configuration of the circuit in this state is shown in
By forming an electrode opposite to a pixel electrode that constitutes an auxiliary capacitor using a transparent conductive film, a great auxiliary capacitor can be formed without decreasing the aperture ratio. In addition, a source bus line and a gate bus line can be used as a black matrix. More particularly, the present invention is effective especially in improving an aperture ratio when the pixel is small and, especially, with design rules kept unchanged. As described above, the present invention has advantages from an industrial point of view.
It should be understood that the foregoing description is only illustrative of the invention. Various alternatives and modifications can be devised by those skilled in the art without departing from the invention. Accordingly, the present invention is intended to embrace all such alternatives, modifications and variances which fall within the scope of the appended claims.
Number | Date | Country | Kind |
---|---|---|---|
8-185638 | Jun 1996 | JP | national |
Number | Name | Date | Kind |
---|---|---|---|
4143266 | Borel et al. | Mar 1979 | A |
4598305 | Chiang et al. | Jul 1986 | A |
4759610 | Yanagisawa | Jul 1988 | A |
4829358 | Yamazaki | May 1989 | A |
5051570 | Tsujikawa et al. | Sep 1991 | A |
5162933 | Kakuda et al. | Nov 1992 | A |
5182620 | Shimada et al. | Jan 1993 | A |
5182661 | Ikeda et al. | Jan 1993 | A |
5185601 | Takeda et al. | Feb 1993 | A |
5221365 | Noguchi et al. | Jun 1993 | A |
5254480 | Tran | Oct 1993 | A |
5273910 | Tran et al. | Dec 1993 | A |
5289030 | Yamazaki et al. | Feb 1994 | A |
5289174 | Suzuki | Feb 1994 | A |
5313075 | Zhang et al. | May 1994 | A |
5317433 | Miyawaki et al. | May 1994 | A |
5321535 | Ukai et al. | Jun 1994 | A |
5365079 | Kodaira et al. | Nov 1994 | A |
5413958 | Imahashi et al. | May 1995 | A |
5414547 | Matsuo et al. | May 1995 | A |
5418636 | Kawasaki | May 1995 | A |
5459595 | Ishiguro et al. | Oct 1995 | A |
5459596 | Ueda et al. | Oct 1995 | A |
5474942 | Kodaira et al. | Dec 1995 | A |
5483366 | Atherton | Jan 1996 | A |
5499123 | Mikoshiba | Mar 1996 | A |
5500538 | Yamazaki et al. | Mar 1996 | A |
5517341 | Kim et al. | May 1996 | A |
5517342 | Kim et al. | May 1996 | A |
5573959 | Kodaira et al. | Nov 1996 | A |
5585951 | Noda et al. | Dec 1996 | A |
5591988 | Arai et al. | Jan 1997 | A |
5641974 | den Boer et al. | Jun 1997 | A |
5650637 | Kodaira et al. | Jul 1997 | A |
5677547 | Kodaira et al. | Oct 1997 | A |
5694185 | Oh | Dec 1997 | A |
5745195 | Zhang | Apr 1998 | A |
5777701 | Zhang | Jul 1998 | A |
5815226 | Yamazaki et al. | Sep 1998 | A |
5818550 | Kadota et al. | Oct 1998 | A |
5818552 | Sato | Oct 1998 | A |
5831707 | Ota et al. | Nov 1998 | A |
5849601 | Yamazaki | Dec 1998 | A |
5940732 | Zhang | Aug 1999 | A |
5952708 | Yamazaki | Sep 1999 | A |
5982460 | Zhang et al. | Nov 1999 | A |
5986738 | Tagusa et al. | Nov 1999 | A |
5990542 | Yamazaki | Nov 1999 | A |
6005648 | Zhang et al. | Dec 1999 | A |
6031512 | Kadota et al. | Feb 2000 | A |
6037608 | Kodaira et al. | Mar 2000 | A |
6038002 | Song | Mar 2000 | A |
6055028 | Nishi et al. | Apr 2000 | A |
6067131 | Sato | May 2000 | A |
6097454 | Zhang et al. | Aug 2000 | A |
6100954 | Kim et al. | Aug 2000 | A |
6104461 | Zhang et al. | Aug 2000 | A |
6115090 | Yamazaki | Sep 2000 | A |
6118506 | Yamazaki et al. | Sep 2000 | A |
6169293 | Yamazaki | Jan 2001 | B1 |
6239470 | Yamazaki | May 2001 | B1 |
6246453 | Zhang et al. | Jun 2001 | B1 |
6271543 | Ohtani et al. | Aug 2001 | B1 |
6387737 | Yamazaki et al. | May 2002 | B1 |
6396470 | Zhang et al. | May 2002 | B1 |
6449024 | Hirakata et al. | Sep 2002 | B1 |
6475837 | Zhang et al. | Nov 2002 | B2 |
6489952 | Tanaka et al. | Dec 2002 | B1 |
6490014 | Ohtani et al. | Dec 2002 | B1 |
6515648 | Tanaka et al. | Feb 2003 | B1 |
6531993 | Yamazaki et al. | Mar 2003 | B1 |
6538374 | Hosokawa | Mar 2003 | B2 |
6593591 | Yudasaka et al. | Jul 2003 | B2 |
6630686 | Kim | Oct 2003 | B1 |
6635505 | Tanaka et al. | Oct 2003 | B2 |
6646284 | Yamazaki et al. | Nov 2003 | B2 |
6657260 | Yamazaki et al. | Dec 2003 | B2 |
6660549 | Yamazaki et al. | Dec 2003 | B2 |
6680577 | Inukai et al. | Jan 2004 | B1 |
6690033 | Yamazaki et al. | Feb 2004 | B2 |
6771342 | Hirakata et al. | Aug 2004 | B1 |
6800875 | Yamazaki | Oct 2004 | B1 |
6867434 | Yamazaki | Mar 2005 | B2 |
6914260 | Zhang et al. | Jul 2005 | B2 |
7016003 | Hirakata et al. | Mar 2006 | B2 |
7206053 | Zhang et al. | Apr 2007 | B2 |
20020121640 | Yamazaki | Sep 2002 | A1 |
20050007535 | Hirakata et al. | Jan 2005 | A1 |
20050082529 | Yamazaki | Apr 2005 | A1 |
20060119754 | Hirakata et al. | Jun 2006 | A1 |
Number | Date | Country |
---|---|---|
0 450 941 | Oct 1991 | EP |
0 603 866 | Jun 1994 | EP |
0 762 180 | Mar 1997 | EP |
51-54790 | May 1976 | JP |
59-021064 | Feb 1984 | JP |
61-007663 | Jan 1986 | JP |
63-029924 | Feb 1988 | JP |
02-010877 | Jan 1990 | JP |
02-181419 | Jul 1990 | JP |
02-245742 | Oct 1990 | JP |
03-009562 | Jan 1991 | JP |
03-023671 | Jan 1991 | JP |
03-175430 | Jul 1991 | JP |
03-288824 | Dec 1991 | JP |
04-255830 | Sep 1992 | JP |
04-307521 | Oct 1992 | JP |
04-318522 | Nov 1992 | JP |
04-318523 | Nov 1992 | JP |
04-326330 | Nov 1992 | JP |
06-148684 | May 1994 | JP |
06-242433 | Sep 1994 | JP |
07-199222 | Aug 1995 | JP |
07-333634 | Dec 1995 | JP |
08-043854 | Feb 1996 | JP |
08-160454 | Jun 1996 | JP |
09-043616 | Feb 1997 | JP |
09-043629 | Feb 1997 | JP |
09-043639 | Feb 1997 | JP |
09-043640 | Feb 1997 | JP |
09-050044 | Feb 1997 | JP |
09-197390 | Jul 1997 | JP |
09-236825 | Sep 1997 | JP |
09-318972 | Dec 1997 | JP |
10-010579 | Jan 1998 | JP |
10-170961 | Jun 1998 | JP |
10-186408 | Jul 1998 | JP |
Number | Date | Country | |
---|---|---|---|
20070182873 A1 | Aug 2007 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 10267526 | Oct 2002 | US |
Child | 11073752 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 11073752 | Mar 2005 | US |
Child | 11735656 | US | |
Parent | 09850886 | May 2001 | US |
Child | 10267526 | US | |
Parent | 09360841 | Jul 1999 | US |
Child | 09850886 | US | |
Parent | 08881182 | Jun 1997 | US |
Child | 09360841 | US |