ELECTROLYTE-BASED FIELD EFFECT TRANSISTOR AND ASSOCIATED METHOD OF FABRICATION

Information

  • Patent Application
  • 20230008734
  • Publication Number
    20230008734
  • Date Filed
    July 06, 2022
    a year ago
  • Date Published
    January 12, 2023
    a year ago
Abstract
An electrolyte-based field effect transistor includes a dielectric layer; a source electrode and a drain electrode located on top of the dielectric layer; the electrolyte-based transistor further including an electrolyte layer between and on top of the source electrode and the drain electrode, the part of the electrolyte layer located between the source electrode and the drain electrode being in direct contact with the dielectric layer; and a gate electrode on top of the electrolyte layer, the orthogonal projection of the gate electrode in a plane including the source and drain electrodes being located, at least in part, between the source and the drain electrodes.
Description
CROSS-REFERENCE TO RELATED APPLICATIONS

This application claims priority to European Patent Application No. 21184370.1, filed Jul. 7, 2021, the entire content of which is incorporated herein by reference in its entirety.


FIELD

The technical field of the invention is the one of synaptic transistors.


The invention concerns a synaptic transistor comprising an electrolyte and more precisely an electrolyte-based synaptic transistor.


BACKGROUND

Synaptic transistors are usually based on one of the two following technologies: electric-double-layer transistor or red-ox transistor.


As illustrated in FIG. 1, an electric double layer transistor comprises a dielectric layer OX, a source electrode S and a drain electrode D located on top of the dielectric layer OX, a semi-conductor layer SC on top of the dielectric layer OX and between the source S and the drain D in which is formed the channel of the transistor. It also comprises, on top of the structure already described an electrolyte layer EC and a gate electrode G on top of the electrolyte layer. When a potential is applied to the gate electrode G, charges will move inside the electrolyte EC and produce an electric field in the semi-conductor layer SC located between the source electrode S and the drain electrode D. The advantages of such a transistor are a wide conductance range, a high on/off ratio and a high endurance. But an electric double layer transistor usually requires a large working voltage or the use of four terminals (the fourth one being a back gate in addition to the source S, drain D and gate G electrodes). An example of such a transistor is given in U.S. Pat. No. 10,823,697 B2.


As illustrated in FIG. 2, a red-ox transistor comprises a dielectric layer OX, a source electrode S and a drain electrode D located on top of the dielectric layer OX, an intercalation layer IM on top of the dielectric layer OX and between the source S and the drain D. It also comprises, on top of the structure already described an electrolyte layer EC and a gate electrode G on top of the electrolyte layer EC. When a potential is applied to the gate electrode G, charges will move inside the electrolyte EC and produce a redox reaction between the electrolyte EC and the intercalation layer IM located between the source electrode S and the drain electrode D. The advantages of such a transistor are a low working voltage and a three terminals structure. But such a red-ox transistor usually has a low conductance range, a low on/off ratio and a low endurance (compare to the electric double layer transistor). An example of such a transistor is given in U.S. Pat. No. 9,653,159 B2.


Therefore, there is a need for a transistor that would possess the advantages of the two types of transistors that were just described but none of their drawbacks.


SUMMARY

According to a first aspect of the invention, this need is satisfied by providing an electrolyte-based field effect transistor comprising:

    • a dielectric layer;
    • a source electrode and a drain electrode located on top of the dielectric layer.


The electrolyte-based transistor according to an aspect of the invention further comprises:

    • a lithium-based solid-state electrolyte layer between and on top of the source electrode and the drain electrode, the part of the electrolyte layer located between the source electrode and the drain electrode being in direct contact with the dielectric layer; and
    • a gate electrode on top of the electrolyte layer and in direct contact with the electrolyte, the orthogonal projection of the gate electrode in a plane comprising the source and drain electrodes being located, at least in part, between the source and the drain electrodes.


The measures performed on such a transistor have shown that it displays a low working voltage, a high on/off ratio, wide conductance range and a high endurance. Furthermore, it operates in a three terminals configuration structure and with low working voltage.


The transistor according to the first aspect of the invention may also have one or more of the following characteristics, considered individually or according to any technically possible combinations thereof


In an embodiment the material of the electrolyte layer comprises lithium phosphorous oxynitride.


In an other embodiment, the lithium-based solid state electrolyte is an oxide solid electrolyte, for instance LiPON, LI3PO4 or Li3POxSex.


In an embodiment, the lithium-based solid state electrolyte is a sulfide solid electrolyte, for instance Li6PS5X where X is chosen among CI, Br or I.


In an embodiment, the lithium-based solid state electrolyte is a solid polymer electrolyte, for instance PVA (LiCIO4) or PEO (LiCIO4).


In an embodiment, the dielectric material of the dielectric layer has an energy band gap higher than 8 eV.


In an embodiment, the distance between the source electrode and the drain electrode is between 1.5 μm and 5 μm.


In an embodiment, the width of the source electrode and the drain electrode (along a direction perpendicular to an axis going through the center of the first electrode and the second electrode) is between 8 μm and 15 μm, and in an embodiment 10 μm.


In an embodiment, the thickness of the source electrode, the drain electrode and/or the gate electrode is between 200 nm and 400 nm, and in an embodiment 300 nm.


In an embodiment, the thickness of the dielectric layer is between 400 nm and 600 nm, and in an embodiment 500 nm.


In an embodiment, the thickness of the electrolyte layer is between 10 nm and 300 nm, and in an embodiment 200 nm.


A second aspect of the invention concerns a spiking neural network comprising a plurality of electrolyte-based field effect transistors according to the invention.


A third aspect of the invention relates to a method for fabricating an electrolyte-based field effect transistor, the method starting from a substrate and comprising:

    • A step of full-sheet deposition of a dielectric layer on the substrate;
    • A step of full-sheet deposition of a first conductive layer on the dielectric layer;
    • A step of patterning the first conductive layer to form a source electrode and a drain electrode in the conductive layer;
    • A step of full-sheet deposition of an electrolyte layer, the thickness of the electrolyte layer being chosen to cover the source and drain electrodes formed during the preceding step;
    • A step of deposition of a second conductive layer on the electrolyte layer;
    • A step of patterning the second conductive layer to form a gate electrode, the orthogonal projection of the gate electrode in a plane comprising the source and drain electrodes being located, at least in part, between the source and the drain electrodes.


In an embodiment, the material of the dielectric layer is the silicon oxide and the step of full-sheet deposition of a dielectric layer on the substrate is implemented using a thermal growth.





BRIEF DESCRIPTION OF THE FIGURES

Other characteristics and benefitss of the invention will become clear from the description that is given thereof below, by way of indication and in no way limiting, with reference to the appended figures.



FIG. 1 illustrates an electric double layer transistor of the prior art.



FIG. 2 illustrates a red-ox transistor of the prior art.



FIGS. 3 to 5 illustrate an electrolyte-based transistor according to an aspect of the invention.



FIGS. 6A to 6E illustrate a method of fabrication according to an aspect of the invention.



FIG. 7 illustrates a logogram of the method of fabrication according to an aspect of the invention.



FIG. 8 shows the evolution of the source drain current as a function of the source drain voltage for different value of the gate voltage.



FIG. 9 shows the evolution of the conductance between the source electrode and the drain electrode as a function of the gate voltage for different distance between the source electrode and the drain electrode.



FIG. 10 shows the evolution of the conductance in time after voltage pulses of different amplitude (1V, 2V, 3V and 4V) and a duration of 0.5 second applied to the gate electrode.



FIG. 11 shows, in red the hysteresis of the source-drain current as a function of the gate voltage and, in blue the hysteresis of the gate current as a function of the gate voltage.



FIG. 12A shows the evolution of the paired-pulse facilitation as a function of the width of the pulse.



FIG. 12B shows one measurement that allows to extract the PPF for a given pulse width.





DETAILED DESCRIPTION

For greater clarity, identical or similar elements are marked by identical reference signs in all the figures.


Electrolyte-Based Field Effect Transistor

A first aspect of the invention illustrated in FIGS. 3 to 5 concerns an electrolyte-based field effect transistor comprising a dielectric layer OX, a source electrode S and a drain electrode D located on top of the dielectric layer OX. In an embodiment, the dielectric material of the dielectric layer has an energy band gap higher than 8 eV. In an embodiment, the distance between the source electrode S and the drain electrode D is between 1.5 μm and 5 μm. In an embodiment, the width of the source electrode S and the drain electrode D (i.e, measured along a direction perpendicular to an axis going through the center of the source electrode S and the drain electrode D) is between 8 μm and 15 μm, and in an embodiment 10 μm. In an embodiment, the thickness of the dielectric layer OX is between 400 nm and 600 nm, and in an embodiment 500 nm. In an embodiment, the material of the dielectric layer OX comprises SiO2 or any insulating metal oxide such as Al2O3.


The electrolyte-based transistor according to an aspect of the invention further comprises an lithium-based solid-state electrolyte layer EC between and on top of the source electrode S and the drain electrode D, the part of the electrolyte layer located between the source electrode S and the drain electrode D being in direct contact with the dielectric layer OX. In particular, there is no semi-conductor layer between the source S and the drain D electrodes in the electrolyte-based field effect transistor according to an aspect of the invention. In an embodiment, the electrolyte material of the electrolyte layer EC comprises lithium phosphorous oxynitride. In an embodiment, the thickness of the electrolyte layer EC is comprised between 10 nm and 300 nm, and in an embodiment 200 nm. In an embodiment, when the thickness if not uniform, the thickness of the electrolyte layer EC relates to the thickness of the electrolyte layer EC between the source electrode S and the drain electrode D. In another embodiment, the lithium-based solid state electrolyte is an oxide solid electrolyte (e.g. LiPON, LI3PO4 or Li3POxSex), a sulfide solid electrolyte (e.g. Li6PS5X where X is chosen among CI, Br or I) or a solid polymer electrolyte (e.g. PVA (LiCIO4) or PEO (LiCIO4)).


The electrolyte-based transistor according to an aspect of the invention also comprises a gate electrode G on top of the electrolyte layer EC and in direct contact with the electrolyte layer EC, the orthogonal projection of the gate electrode G in a plane comprising the source electrode S and drain electrode D being located, at least in part, between the source electrode S and the drain electrode D. In an embodiment, the thickness of the source electrode S, the drain electrode D and/or the gate electrode G is between 200 nm and 400 nm, and in an embodiment 300 nm.


As shown in FIG. 4, when a voltage is applied to the gate voltage, charges are formed at the gate/electrolyte interface and at the electrolyte/dielectric interface. Those charges are believed to play a role in the transport properties of the transistor according to the invention. As shown in FIG. 5, when the gate voltage is brought back to zero, the charges vanish. The measures performed on such a transistor (see FIGS. 10 to 13 described later) have shown that it displays a low working voltage, a high on/off ratio, wide conductance range and a high endurance. Furthermore, it operates in a three terminals configuration structure and with low working voltage and can be used in a spiking neural network to obtain a spiking neural network according to a second aspect of the invention.


Fabrication of a Electrolyte-Based Field Effect Transistor

A third aspect of the invention illustrated in FIGS. 6A-E and FIG. 7 concerns a method 100 for fabricating a electrolyte-based field effect transistor, the method starting from a substrate SB.


The method according to an aspect of the invention comprises a step E1 of full-sheet deposition of a dielectric layer OX on the substrate. In an embodiment, the thickness of the dielectric layer OX is between 400 nm and 600 nm, and in an embodiment 500 nm.


This step E1 is followed by a step E2 of full-sheet deposition of a first conductive layer CL on the dielectric layer OX. In an embodiment, the thickness of the conducive layer CL is between 200 nm and 400 nm, and in an embodiment 300 nm.


The structure obtained after these two steps E1-E2 is illustrated in FIG. 6A.


As illustrated in FIG. 6B, the method 100 further comprises a step E3 of patterning the first conductive layer CL to form a source electrode S and a drain electrode D in the conductive layer CL.


As illustrated in FIG. 6C, the method 100 also comprises a step E4 of full-sheet deposition of an electrolyte layer EC, the thickness of the electrolyte layer EC being chosen so as to cover the source S and drain D electrodes formed during the preceding step E3. In an embodiment, the thickness of the electrolyte layer EC is between 10 nm and 300 nm, and in an embodiment 200 nm.


As illustrated in FIG. 6D, the method 100 further comprises a step E5 of deposition of a second conductive layer CL2 on the electrolyte EC. In an embodiment, the thickness of the second conducive layer CL2 is between 200 nm and 400 nm, and in an embodiment 300 nm.


As illustrated in FIG. 6E, this step E5 is followed by a step E6 of patterning the second conductive layer CL2 to form a gate electrode G, the orthogonal projection of the gate electrode G in a plane comprising the source electrode S and drain electrode D being located, at least in part, between the source electrode S and the drain electrode D.


Characterization of the Electrolyte-Based Field Effect Transistor

While the underlying mechanism of the current flowing though the transistor according to an aspect of the invention is not fully understood, the inventors were able to verify that it can be used as a transistor, for instance acting as a neuron in a neural network.


The FIG. 8 shows the evolution of the source drain current as a function of the source drain voltage for different value of the gate voltage (from 1 V to 5 V). The modulation of the current when applying voltages on the different electrodes of the transistors.


The FIG. 9 shows the evolution of the conductance between the source electrode and the drain electrode as a function of the gate voltage for different distances between the source electrode and the drain electrode. The dependence of the current with respect to the distance between the source electrode and the drain electrode is clearly visible.


The FIG. 10 shows the evolution of the conductance in time after voltage pulses of different amplitude (1 V, 2 V, 3 V and 4 V) and a duration of 0.5 second applied to the gate. The measurement clearly shows a high on/off ratio (up to 525) and a fast relaxation of the conductance after the pulse.


The FIG. 11 shows, in red the hysteresis of the source-drain current as a function of the gate voltage and, in blue the hysteresis of the gate current as a function of the gate voltage. The measurement clearly shows the decorrelation between the source-drain current and the gate current.


The FIG. 12A shows the evolution of the paired-pulse facilitation aka PPF (which corresponds to a synapse property) as a function of the width of the pulse (see FIG. 12B). The FIG. 12B shows one measurement that allows to extract the PPF for a given pulse width. This measurement is known of the skilled person and will not be detailed further.


It is clear from the measurements of FIGS. 8 to 12 that a transistor according to the invention display features that are characteristics of a field effect transistor and that are compatible with the use in emulating the synaptic plasticity.

Claims
  • 1. An electrolyte-based field effect transistor comprising: a dielectric layer;a source electrode and a drain electrode located on top of the dielectric layer;a lithium-based solid-state electrolyte layer between and on top of the source electrode and the drain electrode, a part of the lithium-based solid-state electrolyte layer located between the source electrode and the drain electrode being in direct contact with the dielectric layer, anda gate electrode on top of the lithium-based solid-state electrolyte layer and in direct contact with the electrolyte layer, an orthogonal projection of said gate electrode in a plane comprising the source and drain electrodes being located, at least in part, between the source and the drain electrodes.
  • 2. The electrolyte-based field effect transistor according to claim 1, wherein the lithium-based solid state electrolyte is an oxide solid electrolyte, a sulfide solid electrolyte or a solid polymer electrolyte.
  • 3. The electrolyte-based field effect transistor according to claim 1, wherein no semi-conductor layer is present between the source electrode and the drain electrode.
  • 4. The electrolyte-based field effect transistor according to claim 1, wherein the dielectric material of the dielectric layer has an energy band gap higher than 8 eV.
  • 5. The electrolyte-based field effect transistor according to claim 1, wherein the distance between the source electrode and the drain electrode is between 1.5 μm and 5 μm.
  • 6. The electrolyte-based field effect transistor according to claim 1, wherein the width of the source electrode and the drain electrode is between 8 μm and 15 μm.
  • 7. The electrolyte-based field effect transistor according to claim 6, wherein the width is 10 μm.
  • 8. The electrolyte-based field effect transistor according to claim 1, wherein a thickness of the source electrode, the drain electrode and/or the gate electrode is between 200 nm and 400 nm.
  • 9. The electrolyte-based field effect transistor according to claim 8, wherein the thickness is 300 nm.
  • 10. The electrolyte-based field effect transistor according to claim 1, wherein a thickness of the dielectric layer is between 400 nm and 600 nm.
  • 11. The electrolyte-based field effect transistor according to claim 10, wherein the thickness is 500 nm.
  • 12. The electrolyte-based field effect transistor according to claim 1, wherein a thickness of a thicker part of the lithium-based solid-state electrolyte layer is between 10 nm and 300 nm.
  • 13. The electrolyte-based field effect transistor according to claim 12, wherein the thickness is 200 nm.
  • 14. A spiking neural network comprising a plurality of electrolyte-based field effect transistors according to claim 1.
  • 15. A method for fabricating an electrolyte-based field effect transistor, said method starting from a substrate and comprising: full-sheet depositing a dielectric layer on the substrate;full-sheet depositing a first conductive layer on the dielectric layer;patterning the first conductive layer to form a source electrode and a drain electrode in said conductive layer;full-sheet depositing an electrolyte layer, a thickness of said electrolyte layer being chosen so as to cover the source and drain electrodes formed during the patterning;depositing a second conductive layer on the electrolyte layer, andpatterning the second conductive layer to form a gate electrode, an orthogonal projection of said gate electrode in a plane comprising the source and drain electrodes being located, at least in part, between the source and the drain electrodes.
  • 16. The method according to claim 15, wherein a material of the dielectric layer is the silicon oxide and the full-sheet depositing of a dielectric layer on the substrate is implemented using a thermal growth.
Priority Claims (1)
Number Date Country Kind
21184370.1 Jul 2021 EP regional