Claims
- 1. An electronic network comprising:
a plurality of nodes, wherein each node comprises a current input and a current output, and wherein each node further comprises at least one transistor arranged as a first current mirror and a second current mirror, with the first and the second current mirrors being complementary to each other such that an output of the first current mirror is operably connected to an input of the second current mirror; and resistive connections connecting the nodes such that the output of one or more of the nodes is resistively connected to the input of one or more of the nodes.
- 2. A network as in claim 1, wherein at least some of the nodes are located at different distances relative to each other to provide different resistances between the nodes.
- 3. A network as in claim 1, wherein the resistance between the current inputs and the current outputs of the nodes is in the range from about 0.001 ohm to about 1,000 mega ohms.
- 4. A network as in claim 1, wherein the value of at least some of the resistive connections are different.
- 5. A network as in claim 1, further comprising a voltage supply to place certain nodes at a certain voltage.
- 6. A network as in claim 1, further comprising circuitry configured to provide an input current to at least one of the nodes.
- 7. A network as in claim 1, further comprising circuitry configured to convert a current output from at least one of the nodes to a different form of signal.
- 8. An electronic network comprising:
a plurality of nodes, wherein each node comprises a current input and a current output, and wherein each node further comprises at least one transistor arranged as a first current mirror and a second current mirror, with the first and the second current mirrors being complementary to each other such that an output of the first current mirror is connected to an input of the second current mirror; resistive connections connecting the nodes such that the output of one or more of the nodes is resistively connected to the input of one or more of the nodes; and circuitry between the first current mirror and the second current mirror to store current from the first current mirror and to transfer at least some of the stored current to the second current mirror once a predetermined quantity of current has been transferred through the first current mirror.
- 9. An electronic network comprising:
a plurality of nodes, wherein each node comprises a current input and a current output, and wherein each node further comprises at least one transistor arranged as a first current mirror and a second current mirror, with the first and the second current mirrors being complementary to each other such that an output of the first current mirror is connected to an input of the second current mirror; resistive connections connecting the nodes such that the output of one or more of the nodes is resistively connected to the input of one or more of the nodes; and a plurality of controllable switches to alter connections of the current outputs of at least some of the nodes with the current inputs of at least some of the nodes depending on the state of the switches.
- 10. An electronic network comprising:
a plurality of nodes, wherein each node comprises a current input and a current output, and wherein each node further comprises at least one transistor arranged as a first current mirror and a second current mirror, with the first and the second current mirrors being complementary to each other such that an output of the first current mirror is connected to an input of the second current mirror; resistive connections connecting the nodes such that the output of one or more of the nodes is resistively connected to the input of one or more of the nodes; circuitry between the first current mirror and the second current mirror to store current from the first current mirror and to transfer at least some of the stored current to the second current mirror once a predetermined quantity of current has been transferred from the first current mirror; and a plurality of controllable switches to alter connections of the current outputs of at least some of the nodes with the current inputs of at least some of the nodes depending on the state of the switches.
- 11. A method for processing current signals, the method comprising:
inputting one or more current signals into a current network, the network comprising a plurality of nodes, wherein each node comprises a current input and a current output, and wherein each node further comprises at least one transistor arranged as a first current mirror and a second current mirror, with the first and the second current mirrors being complementary to each other such that an output of the first current mirror is connected to an input of the second current mirror, and resistive connections connecting the nodes such that the output of one or more of the nodes is resistively connected to the input of one or more of the nodes; permitting the current signal to pass through at least some of the nodes; outputting one or more current signals from the network after passing through at least some of the nodes; and evaluating the output current signal.
- 12. A method as in claim 11, further comprising varying at least some of the resistive connections to provide an arrangement of non-symmetric resistive connections in the network.
- 13. A method as in claim 12, wherein the varying step comprises spacing at least some of the nodes at different distances relative to each other.
- 14. A method as in claim 12, wherein the varying step comprises altering the connections of the current outputs of at least some of the nodes with the current inputs of at least some of the nodes with a controllable switch matrix.
- 15. A method as in claim 11, further comprising supplying a certain voltage to each of the nodes.
- 16. A method as in claim 11, further comprising producing pulsed current signals at each of the nodes.
- 17. A method for processing electronic signals, comprising:
providing a circuit having a plurality of nodes, at least some of which comprise at least one transistor arranged as a first current mirror and a second current mirror, with the first and the second current mirrors being complementary to each other such that an output of the first current mirror is connected to an input of the second current mirror, and wherein the nodes are connected by resistive connections; inputting at least one current signal at a first current value to one of the nodes; outputting at least one current signal from the node at a second current value which is related to the first current value; and inputting at least a portion of the second current signal into one of the inputs of another node in the circuit.
- 18. A method for processing electronic signals, comprising:
inputting one or more electrical current signals into a network of nodes, each of which comprises at least one transistor arranged as a first current mirror and a second current mirror, with the first and the second current mirrors being complementary to each other such that an output of the first current mirror is connected to an input of the second current mirror, with the nodes being resistively connected to each other, to produce one or more output current signals; and feeding at least one of the output current signals back into the network of nodes.
- 19. A method as in claim 18, further comprising providing a second network of current nodes, and feeding at least one of the output current signals into the second network.
- 20. An electronic network comprising:
a plurality of nodes, wherein each node comprises a current input and a current output, and wherein each node further comprises at least one transistor arranged as a first current mirror and a second current mirror, with the first and the second current mirrors being complementary to each other such that an output of the first current mirror is connected to an input of the second current mirror; a light sensitive resistive matrix into which the nodes are incorporated such that the resistances between the nodes is controllable based on light patterns introduced onto the matrix.
- 21. A network as in claim 20, wherein the resistive matrix is constructed from a group of materials consisting of cadmium sulfide and cadmium selenite.
- 22. A method as in claim 11, further comprising monitoring the activity of each of the nodes.
CROSS-REFERENCES TO RELATED APPLICATIONS
[0001] This application claims the benefit of U.S. Provisional Patent Application Ser. No. 60/114,858, filed Jan. 6, 1999, the complete disclosure of which is herein incorporated by reference.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60114858 |
Jan 1999 |
US |
Continuations (1)
|
Number |
Date |
Country |
Parent |
09478651 |
Jan 2000 |
US |
Child |
09841481 |
Apr 2001 |
US |