This invention relates to an electronic circuit that generates a high-impedance load, e.g., for interfacing with sensor circuits, and it relates to a method of operating such an electronic circuit, specifically an integrated semiconductor circuit, to establish a high-impedance load.
It may be required to create very high resistive on-chip impedances as part of a semiconductor integrated circuit, while attempting to minimise silicon surface area (for example in order to remain cost effective). Such highly resistive elements find use in analogue filtering, bias and grounding circuits and as terminating elements in high-impedance input stages.
An example of this is in sensor applications, where a sensor element that converts a physical parameter to an electrical signal often has a very high output impedance. In order to preserve what is usually a small signal as best as possible, the input stage of a circuit connected to such a sensor would have to present a very high, yet finite, input impedance to prevent charge build-up while not presenting unwanted loading effects to the sensor. These charge build-up and loading effects can be detrimental to correct sensor operation. A practical example is pyro-ceramic elements used in passive infrared (PIR) sensors. The same holds for thermopiles, biological sensors, gas detectors and various other sensors in general.
Important requirements of a high-impedance terminating element that forms part of an input stage for sensors may include:
For electronic circuits, and integrated circuits specifically, there are several solutions that one could consider. On-chip options include:
A more suitable solution may be to use subthreshold characteristics of MOSFET (Metal-Oxide-Semiconductor Field-Effect Transistor) devices, or to utilise the exponential current-voltage relationship of a diode or BJT (Bipolar Junction Transistor), to enable the implementation of circuit elements that behave as extremely high-impedance devices, without sacrificing silicon real estate typically required for implementing large resistances using passive elements. However, it is complex and therefore not common to accurately and repeatably bias such elements.
The Applicant desires a high-impedance electronic circuit which addresses or ameliorates at least some of these issues.
In a prior art work by Hellen [1], it is shown that a circuit comprising a capacitor and a diode as shown in
that, within defined regions of t and vD(t), is independent of the initial condition voltage of C and is an exponential function largely determined by the capacitance C, while m is a correction factor associated with the diode characteristics of a pn-junction, I0 the diode reverse saturation current and VT=kT/q is the thermal voltage. This is illustrated in
Accordingly, the invention provides an electronic circuit configured to present a high-impedance load between a load point and a reference point (further referred to as the high-impedance electronic circuit), the high-impedance electronic circuit including:
The stages may be repeated, re-ordered, or extended, as desired.
Strictly speaking, “transfer of voltage” may comprise transfer of charge to establish a particular voltage, but for simplicity of explanation, this is referred to as “transfer of voltage”.
The capacitive element (C) may be a capacitor. The capacitor may be a transistor-implemented capacitor. The capacitive element (C) may be parasitic capacitive present in another component of the electronic circuit. The capacitive element may be a non-transistor charge-carrying element.
The first and second elements (D1, D2) may be diodes or transistors. If the first element (D1) is a transistor, then it may be a diode-connected transistor. If the first and second elements (D1, D2) are transistors, then they may be MOSFETs or BJTs.
The first and second elements (D1, D2) may have identical voltage-current relationships or may have related (e.g., proportional or scaled) voltage-current relationships.
According to Wikipedia (https://en.wikipedia.org/wiki/High_impedance, accessed 15 Nov. 2019), “Numerical definitions of “high impedance” vary by application.” It may therefore be difficult to define an exact numerical range. An important application of the present invention may be in the processing of signals generated by sensors (referred to as sensor signals). In such case, one definition of “high impedance” may be in terms of effect: so as not to degrade the sensor signal to an unusable signal.
Another way of defining “high-impedance” may be to look at conventional impedance elements that the electronic circuit, in accordance with the invention, may replace. Such conventional impedance elements may be on-chip resistors, e.g., polysilicon resistors, which presently are often in the region of 10-100 kΩ and exceptionally as high as 100-1000 kΩ. Accordingly, for the purposes of this specification, high impedance may be at least 1 MΩ, may be at least 10 MΩ, may be at least 100 MΩ, and may be at least 1 GΩ.
The high-impedance load may present a resistive load only or may present a combination of a resistive and reactive load.
The transfer stage duration TXFR may be calculated to be sufficiently long for effective voltage transfer between the first node (A) and the second node (B), but not too long to unreasonably influence discharge of the capacitive element (C) or the bias point of the second element (D2) that will usually be a transistor. The transfer duration TXFR may be calculated to transfer the voltage VD(t) between the first node (A) and the second node (B) using the second switching element (S2) and to keep the capacitive element (C) charged to ensure that the bias point voltage on the second node (B) of the second element (D2) remains above ground potential (0 V).
Switching elements may be referred to a merely as switches, for brevity. During the transfer stage, the first switch (S1) may remain open.
The timing control logic may be configured to implement an idle stage for a duration of TIDLE, depending on the exact implementation of timing signals, before commencing the next charging stage. The idling stage may be optional and TIDLE may be zero.
The timing control logic may be configured to repeat the charging stage, discharging stage, and transfer stage periodically or intermittently. The timing control logic may be configured to repeat the charging stage, discharging stage and transfer stage at a frequency depending on the load voltage vL. The timing control logic may be configured to keep a ratio vL/iL constant in order to establish a constant real impedance.
The voltage source point may be a power supply point or rail.
There may be a resistive element in series with the first switching element (S1). The resistive element may limit an inrush of current to the capacitive element (C).
The electronic circuit may be, or may be implemented by, or may form part of, an integrated circuit.
The invention extends to a method of generating a high-impedance load between a load point and a reference point (further referred to as the high-impedance electronic circuit), the method comprising:
The method defined above may be implemented by the electronic circuit defined above.
The invention will now be further described, by way of example, with reference to the accompanying diagrammatic drawings.
In the drawings:
The present invention will be described first with reference to some enabling theory and then with reference to a practical implementation of that theory.
This invention proposes that the above-mentioned characteristics of non-linear elements (e.g., MOS transistors, diodes and BJTs) can be used to create high-impedance terminating elements. An aspect of this invention pertains to the method with which such a high-impedance element can be biased in an appropriate region of operation to yield the intended results.
The present invention builds on the phenomenon explained in Equation (1) and
for currents much larger than I0. This is significant since the result shows that for a capacitor discharging through a forward-biased diode, the diode current only depends on the total nodal capacitance C and time t.
This result can be extended to MOS transistors by analysing the circuit in
It can be shown that, where the term t/C and the nodal voltage vD(t) (from Equation (1)) are appropriately constrained, the current through the MOS transistor follows the expression
where n is a technology constant, VT is the thermal voltage, Vt is the MOS transistor's threshold voltage and C represents the nodal capacitance.
To generalize both cases, Equations (2) and (3) can be rewritten and interpreted as
where k is a technology constant, C the capacitance being discharged and t the time. The resulting Equation (4) yields an unexpected insight that it is possible to set the discharge current, and consequently the operating point of the device or circuit, by choosing only C and an appropriate t.
The present invention discloses that the characteristics described above, resulting in Equation (4), may be used in a unique way to establish a well-controlled bias point for a device to serve as a high-impedance element.
This can be illustrated using a typical field effect transistor, such as an NMOS transistor, as would normally be available to a circuit designer implementing a design using a CMOS fabrication process. The device has four terminals comprising a gate (G), drain (D), source (S) and bulk (B). In strong inversion operation, the gate-source voltage VGS>Vt, while with subthreshold operation it is required that VGS<Vt. It is known that in the subthreshold region the device has a significantly higher output impedance between the drain-source terminal than in strong inversion.
Referring again to the circuit in
By using Equation (4) and choosing a target MOS element bias current IBIAS (which may be considered as iD(t=TCH+TDCH)) while selecting C, it is possible to determine the required discharge time TDCH so that iD(t=TCH+TDCH)=IBIAS and conversely it is possible to determine a C value for a predefined TDCH, given that an initial voltage was present on the node so that vD(t=TCH)=Vi.
Since the discharging device is used to establish IBIAS, the same device cannot be used to act as a high-impedance circuit element by itself. However, the gate-source voltage VGS of the transistor associated with the current iD(t=TCH+TDCH) can now be used to replicate the bias point of the transistor by “copying” the gate voltage to another, second, MOS transistor. If the second transistor is sized the same, and operating under the same conditions on its terminals, the second transistor can be employed as the intended high-impedance circuit element by considering the behaviour between its drain and source terminal. Since it is known from Gray [2] for subthreshold operation that
which shows that, for VDS»VT, the output current remains largely constant for a given VGS and the small-signal output impedance is shown, excluding drain-induced barrier lowering and body effects, to be
for a constant VGS that, although non-linear, can realize very large impedances (for small signals). Alternatively, the terminating element can be used to create very small but predictable and well-controlled currents using this approach.
Similar behaviour can be expected from a bipolar junction transistor (BJT). Equation (2) can be adapted for a BJT by including the forward current gain term β where iC=βiB and noting that the total current is iD=(β+1)iB, while the small signal output impedance of a BJT can be approximated as
where VA is the Early-voltage associated with a specific device. rCE may become very large for very low values of IC that are expected from making use of Equation (2) with appropriate choices for C and t.
Turning now to a practical or technical implementation of the above theory,
This example illustrates the electronic circuit 100 using an active element (D1) with a non-linear voltage-to-current relationship in the form of an NMOS transistor, but other implementations are practicable (see below). The electronic circuit 100 may comprise three conceptual sections, each serving a particular purpose during various stages of operation.
Sections 1 and 2 may be considered a biasing portion of the circuit 100 while the third section is the load-presenting section.
During design, a circuit designer must choose the target current setpoint IBIAS for transistor D1 or required small-signal impedance using Equations (4) and/or (6) and then derive values for the capacitance C and the discharge duration TDCH.
The first section of the electronic circuit 100 comprises three main elements:
The four stages of the circuit operation in
2. Stage 2 (discharge) During this stage 2, S1 and S2 are both open and vD(t=TCH)=Vi is the initial voltage on node A at the onset of the discharge stage. The first part of the circuit now follows the behaviour of general Equation (4) with the charge stored on node A discharging through the element, the diode-connected NMOS D1 in
Other variations of the electronic device 100 are possible, as illustrated in
The second variation from the circuit shown in
While the method of circuit operation described in the preceding section focuses on using the discharge time TDCH as the determining factor when interpreting Equation (4), it should be noted that Equation (4) can also be amended to express IBIAS, the bias current through D1 as on t=TCH+TDCH in terms of frequency as
IBIAS(f)=kCf (8)
where, for each period the voltage on node A starts at a repeatable initial voltage Vi and f=1/(TCH+TDCH+TXFR) when omitting the idle stage. The frequency f can be changed by changing the respective durations of each stage accordingly.
The circuit of
While D2 presents a very high small-signal impedance for a given operating bias point, such an impedance is non-linear as the voltage vL on the drain (for field-effect transistors) or collector (for bipolar transistors) of D2 changes. In another variation it is possible to dynamically compensate for this by adapting TDCH in absolute terms as illustrated in diagram 400 in
The Applicant believes that the invention as exemplified is advantageous in that the circuit 100, 300, 400 can be fabricated using cost-effective, industry standard manufacturing processes such as silicon-based CMOS (complementary metal-oxide-semiconductor). The circuit 100, 300, 400 finds application in read-out circuits of passive infrared (PIR) sensors and other sensors.
The invention as described provides a new way to create a high-impedance terminating element that fulfils the requirements for such a circuit 100, 300, 400 as part of a sensor circuit front-end. As an added advantage, the circuit 100, 300, 400 and method described enables a highly dynamic and adaptable solution that can form part of modern-day high-performance integrated circuits in a cost-effective way.
Number | Date | Country | Kind |
---|---|---|---|
2024412 | Dec 2019 | NL | national |
Filing Document | Filing Date | Country | Kind |
---|---|---|---|
PCT/IB2020/060645 | 11/12/2020 | WO |
Publishing Document | Publishing Date | Country | Kind |
---|---|---|---|
WO2021/116795 | 6/17/2021 | WO | A |
Number | Name | Date | Kind |
---|---|---|---|
4433914 | Curran | Feb 1984 | A |
4495458 | Murphy | Jan 1985 | A |
4887199 | Whittle | Dec 1989 | A |
RE34462 | Whittle | Nov 1993 | E |
5663675 | O'Shaughnessy | Sep 1997 | A |
20060269186 | Frame | Nov 2006 | A1 |
20130083564 | Bai | Apr 2013 | A1 |
20130114304 | Waseem | May 2013 | A1 |
Number | Date | Country |
---|---|---|
107171647 | Sep 2017 | CN |
Entry |
---|
D. M. Caetano, D. Oliveira, J. Silva, T. Rabuske and J. Fernandes, “Tunable kQ to GQ pseudo-resistor with bootstrapping technique,” 2017 IEEE 60th International Midwest Symposium on Circuits and Systems (MWSCAS), Boston, MA, USA, 2017, pp. 1569-1572, doi: 10.1109/MWSCAS.2017.8053236. (Year: 2017). |
Patent Cooperation Treaty, International Search Report and Written Opinion for PCT/IB2020/060645 dated Dec. 2, 2020. |
Hellen, E. H., Verifying the diode-capacitor circuit voltage decay, American Journal of Physics, 71(8): 797-800 dated Aug. 1, 2003. |
Number | Date | Country | |
---|---|---|---|
20230011971 A1 | Jan 2023 | US |