Not Applicable.
Not Applicable.
This invention relates generally to electronic circuits and, more particularly, to electronic circuits used to drive a load, for example, a light emitting diode (LED) load.
A variety of electronic circuits are used to drive loads and, more particularly, to control electrical current through strings of series connected light-emitting diodes (LEDs), which, in some embodiments, form an LED display, or, more particularly, a backlight for a display, for example, a liquid crystal display (LCD). It is known that individual LEDs have a variation in forward voltage drop from unit to unit. Therefore, the strings of series connected LEDs can have a variation in forward voltage drop.
Strings of series connected LEDs can be coupled to a common DC-DC converter, e.g., a switching regulator, e.g., a boost switching regulator, at one end of the LED strings, The switching regulator can be configured to provide a high enough voltage to supply each of the strings of LEDs. The other end of each of the strings of series connected LEDs can be coupled to a respective current sink, configured to sink a relatively constant current through each of the strings of series connected LEDs.
It will be appreciated that the voltage generated by the common switching regulator must be a high enough voltage to supply the one series connected string of LEDs having the greatest total voltage drop, plus an overhead voltage needed by the respective current sink. In other words, if four series connected strings of LEDs have voltage drops of 30V, 30V, 30V, and 31 volts, and each respective current sink requires at least one volt in order to operate, then the common boost switching regulator must supply at least 32 volts.
While it is possible to provide a fixed voltage switching regulator that can supply enough voltage for all possible series strings of LEDs, such a switching regulator would generate unnecessarily high power dissipation when driving strings of series connected LEDs having less voltage drop. Therefore, in some LED driver circuits, the voltage drops through each of the strings of series connected LEDs are sensed (for example, by a so-called “minimum select circuit,” or by a multi-input amplifier) to select a lowest voltage or lowest average voltage appearing at the end of one of the strings of series connected LEDs. The common switching regulator is controlled to generate an output voltage only high enough to drive the series connected led string having the lowest voltage (i.e., the highest voltage drop) or to drive a lowest average voltage to the strings. Arrangements are described, for example, in U.S. Pat. No. 6,822,403, issued Nov. 23, 2004, and in U.S. patent Ser. No. 12/267,645, filed Nov. 10, 2008, and entitled “Electronic Circuits for Driving Series Connected Light Emitting Diode Strings.”
It will be understood that a predetermined current can be regulated through each one of the series connected diode strings, and the voltage of the DC-DC converter can be maintained just high enough to drive a worst case one of the diode strings, or to drive a worst case average voltage through the diode strings.
In some applications, it is desirable to dim or to brighten the LED diode strings. In some particular applications, it is desirable to brighten and to dim the LED diode string over a wide dynamic range.
In order to cause a dimming or brightening of the LEDs while still maintaining a desirable lowest voltage from the DC-DC converter (switching regulator), and while still maintaining the predetermined current through the diode strings, the predetermined current through the LEDs can be cycled on and off at a rate fast enough to be undetected by the human eye. When the current through the LEDs is on, the current equals the desirable predetermined current, and when the current through the LEDs is off, the current can be zero or some current less than the predetermined current.
When the current through the load is switched off, it is desirable to switch off the DC-DC converter, and when the current through the load is switched on, it is desirable to switch on the DC-DC converter. If the DC-DC converter is left on when the current through the load is switched off, the DC-DC converter would lack feedback control and the output voltage of the DC-DC converter could move to a different voltage, which is undesirable.
Since, as described above, the common switching regulator is controlled to generate an output voltage only high enough to drive the series connected LED string having the lowest voltage, any voltage dip in the output voltage of the switching regulator can cause a corresponding dip in current supplied to one or more of the series connected LED strings, resulting in an undesirable flicker. The voltage dip can occur in the output voltage of the switching regulator due to a variety of causes. For example, a dip in the regulated output voltage of the switching regulator can occur due to a dip in the input voltage supplied to the switching regulator. In this case, the regulated output voltage would not recover for some period of time, until the switching regulator recovers, and the flicker would occur.
In order to achieve the wide dynamic range of brightness required by some applications, the on time of the current and the on time of the DC-DC converter must be able to be very short. For reasons described below, DC-DC converters are unable to achieve very short on times when switched on and off.
A DC-DC converter is often used in a feedback arrangement, in which a current or voltage at a load is sensed and the sensed current or voltage is used in a feedback loop to control the output voltage of the DC-DC converter. In a feedback loop, there is often so-called “compensation,” often in the form of a capacitor or filter, in order to slow the response time of the feedback loop in order to maintain stability.
Furthermore, many types of DC-DC converters, and switching regulators in particular, use an inductor to store energy during operation. The DC-DC converter, and the inductor in particular, require a finite time to reach steady state operation, and to reach a steady state output voltage.
In view of the above, it should be recognized that, when a short on time is desired to achieve a wide brightness dynamic range, the DC-DC converter may not behave properly in short duty cycle operation and fluctuations of the output voltage of the DC-DC converter may result. Thus, for a very short duty cycles, fluctuations in the output voltage of the DC-DC converter can also result in flicker.
It would be desirable to provide a circuit and technique that can achieve a wide dynamic range of power provided to a load by a DC-DC converter in a feedback loop arrangement, while reducing any fluctuation of power delivered to the load (e.g., flicker) that may result from fluctuation of a regulated voltage supplied by the DC-DC converter.
The present invention provides circuits and techniques circuits and techniques that can achieve a wide dynamic range of power provided to a load by a DC-DC converter in a feedback loop arrangement, while reducing any fluctuation of power delivered to the load (e.g., flicker) that may result from fluctuation of a regulated voltage supplied by the DC-DC converter.
In accordance with one aspect of the present invention, an electronic circuit to provide an adjustable average current through a load includes a PWM input node coupled to receive a pulse width modulated (PWM) signal having first and second states with respective adjustable time durations. The electronic circuit also includes a condition detection circuit configured to identify a condition of the electronic circuit and to generate a condition signal indicative of the condition. The electronic circuit also includes a current extension circuit comprising an input node, a control node, and an output node. The input node of the current extension circuit is coupled receive the condition signal and the control node of the current extension circuit is coupled to the PWM input node. The current extension circuit is configured to generate, at the output node of the current extension circuit, an extended PWM signal having a first state and a second state. The first state of the extended PWM signal longer in time than the first state of the PWM signal by an amount related to a value or a state of the condition signal.
In some embodiments, the electronic circuit further includes a load connection node configured to couple to the load, and a current regulator circuit comprising an input node, an output node, and a current enable node. A selected one of the input node or the output node of the current regulator circuit is coupled to the load connection node. The current enable node is coupled to receive the extended PWM signal and the current regulator circuit is configured to pass a predetermined current from the input node to the output node. The predetermined current is passed or not passed depending upon the first or the second state, respectively, of the extended PWM signal.
In accordance with another aspect of the present invention, a method of generating an adjustable average current through a load with an electronic circuit includes receiving a pulse width modulated (PWM) signal having first and second states with respective adjustable time durations. The method further includes detecting a condition of the electronic circuit and generating a condition signal related to the condition. The method further includes generating an extended PWM signal having first and second states with respective time durations in accordance with the condition signal. The first state of the extended PWM signal is longer than the first state of the PWM. The method further includes coupling a current regulator to the load. The current regulator is coupled to receive the extended PWM signal and the current regulator circuit is configured to pass a predetermined current from the input node to the output node. The predetermined current is passed or not passed depending upon the first or the second state, respectively, of the extended PWM signal.
The foregoing features of the invention, as well as the invention itself may be more fully understood from the following detailed description of the drawings, in which:
Before describing the present invention, some introductory concepts and terminology are explained. As used herein, the term “boost switching regulator” is used to describe a known type of switching regulator that provides an output voltage higher than an input voltage to the boost switching regulator. While a certain particular circuit topology of boost switching regulator is shown herein, it should be understood that boost switching regulators have a variety of circuit configurations. As used herein, the term “buck switching regulator” is used to describe a known type of switching regulator that provides an output voltage lower than an input voltage to the buck switching regulator. It should be understood that there are still other forms of switching regulators other than a boost switching regulator and other than a buck switching regulator, and this invention is not limited to any one type.
DC-DC voltage converters (or simply DC-DC converters) are described herein. The described DC-DC converters can be any form of DC-DC converter, including, but not limited to, the above-described boost and buck switching regulators.
As used herein, the term “current regulator” is used to describe a circuit or a circuit component that can regulate a current passing through the circuit or circuit component to a predetermined, i.e., regulated, current. A current regulator can be a “current sink,” which can input a regulated current, or a “current source,” which can output a regulated current. A current regulator has a “current node” at which a current is output in the case of a current source, or at which a current is input in the case of a current sink.
Referring to
Operation of the current regulators 66a, 66b, 66c is described more fully below in conjunction with
At the same time, the switching regulator 12 is controlled in a feedback arrangements to maintain sufficient voltage (as little as possible) at the voltage sense nodes 66aa, 66ba, 66ca to allow the current regulators 66a, 66b, 66c to operate.
Since the series connected LED strings 52, 54, 56, can each generate a different voltage drop, the voltages appearing at the voltage sense nodes 66aa, 66ba, 66ca can be different. It will also be recognized that at least a predetermined minimum voltage must be present at each of the voltage sense nodes 66aa, 66ba, 66ca in order for each of the current regulators 66a, 66b, 66c to function properly, i.e., to sink the desired (predetermined) current for which they are designed. In normal operation, it is desirable to maintain voltages at the voltages sense nodes 66aa, 66ba, 66ca as low as possible to conserve power, but high enough to achieve proper operation.
A multi-input error amplifier 36 is coupled to receive voltage signals 58, 60, 62 corresponding to voltages appearing at the voltage sense nodes 66aa, 66ba, 66ca, respectively, at one or more inverting input nodes. The multi-input error amplifier 36 is also coupled to receive a reference voltage signal 38, for example, 0.5 volts, at a non-inverting input node. The multi-input error amplifier 36 is configured to generate an error signal 36a, which is related to an opposite of an arithmetic mean of the voltage signals 58, 60, 62. In some particular arrangements, the multi-input error amplifier 36 has inputs comprised of metal oxide semiconductor (MOS) transistors. In some arrangements, the error amplifier 36 is a transconductance amplifier, which provides a current-type output.
A switch 39 is coupled to receive the error signal 36a and configured to generate a switched error signal 39a under control of an extended pulse width modulated (PWM) signal 86a, described more fully below.
The circuit 10 can include a capacitor 42 coupled to receive the switched error signal 39a. In one particular arrangement, the capacitor 42 has a value of about one hundred picofarads. The capacitor 42 can provide a loop filter and can have a value selected to stabilize a feedback control loop.
A DC-DC converter controller 28 is coupled to receive the switched error signal 39a at an error node 28c.
An average current to the load, which is related to an average power to the load, can be detected by way of resistors 82a, 82b, 82c arranged in a condition detection circuit 82 to provide an average current sense signal 84 having a value (e.g., an analog value) related to an average current delivered to all of the loads (e.g., series coupled LED strings 52, 54, 56). While the resistors 82a, 82b, 82c are shown to be coupled to each one of the current regulators 66a, 66b, 66c, in other embodiments, resistors may be coupled to only one or only some of the current regulators 66a, 66b, 66c.
The resistors 82a, 82b, 82c are selected to have relatively large values, for example, 10 kOhms, so as not to affect operation of the current regulators 66a, 66b, 66c.
Average current indicated by the average current sense signal 84 is related to a duty cycle of the extended PWM signal 86a described more fully below. Short duty cycles result in low power to the load (e.g., dim LED strings) and high duty cycles result in high power to the load (e.g., bright LED strings).
A so-called “current extension circuit” 86 is coupled to receive the average current sense signal 84, coupled to receive a PWM signal 78 (or alternatively, a PWM signal 54a), coupled to receive a reference signal 88, for example, a reference signal, VrefA, (also described below in conjunction with
In operation, in some embodiments, particularly for short duty cycles of the PWM signal 78, the current extension circuit 86 can provide the extended PWM signal 86a, PWM1, to extend the on times of the current regulators 66a, 66b, 66c beyond that which they would achieve if controlled by the PWM signal 78. Operation of the current extension circuit 86 is described more fully in conjunction with
A gate, for example, an OR gate 42, can be coupled to receive the extended PWM signal 86a, coupled to receive the PWM signal 78, and configured to generate a control signal 42a.
Another gate, for example, an AND gate 44, can be coupled to receive the control signal 42a, coupled to receive a circuit error signal, for example, an overvoltage (OVP) signal 45a, and configured to generate a control signal 44a.
At an enable node 28a, the DC-DC converter controller 28 can be turned on and off by the control signal 44a.
The DC-DC converter controller 28 can include a PWM controller 30 configured to generate a DC-DC converter PWM signal 30a, which is a different PWM signal than the PWM signal 78 described above. The DC-DC converter PWM signal 30a can have a higher frequency (e.g., 100 KHz) than the PWM signal 78 (e.g., 200 Hz).
A switch, for example, a FET switch 32, can be coupled to receive the DC-DC converter PWM signal 30a at its gate, the FET configured to provide a switching control signal 32a to the DC-DC converter 12. Operation of the DC-DC converter 12, here shown to be a boost switching regulator, in conjunction with the switching control signal 32a, will be understood. Each time the switch 32 closes, current flows through an inductor 18, storing energy, and each time the switch 32 opens, the energy is released to a capacitor 22. If the closure time of the switch 32 is too short, energy cannot build in the inductor 18 to a steady state condition and the switching regulator 12 does not function properly.
The controllable DC-DC converter 12 is also coupled to receive a power supply voltage, Vps, at an input node 12a and to generate a regulated output voltage 24 at an output node 14a in response to the error signal 36a, and in response to the switching control signal 32a. In some arrangements, the controllable DC-DC converter 12 is a boost switching regulator and the controllable DC-DC converter 12 is coupled to receive the power supply voltage, Vps, at the input node 12a and to generate a relatively higher regulated output voltage 24 at the output node 12b.
With this arrangement, the controllable DC-DC converter 12 is controlled by an arithmetic mean of the voltage signals 58, 60, 62. Thus, an arithmetic mean of the voltage signals 58, 60, 62 that would be too low to provide proper operation of an associated one of the current regulators 66a, 66b, 66c will result in an increase in the error signal 36a, tending to raise the output voltage 24 of the controllable DC-DC converter 12. Thus, the DC-DC converter 12 is controlled in a feedback loop arrangement.
It should be appreciated that the regulated output voltage 24 has a particular desired value. Specifically, the particular desired value of the regulated output voltage 24 is that which achieves a high enough voltage at all of the current regulators 66a, 66b, 66c so that they can all operate properly to regulate current as desired. In addition, the particular desired value of the regulated output voltage 24 is that which is as low as possible so that the one or more of the current regulators that receive the lowest voltage(s) (i.e., the greatest voltage drop across the associated series connected LED strings 52, 54, 56) have just enough voltage to properly operate. With this particular desired value of the regulated output voltage 24, a low power is expended in the current regulators 66a, 66b, 66c resulting in high power efficiency while properly illuminating the LEDs.
In some particular arrangements, the desired value of regulated voltage 24 can include a voltage margin (e.g., one volt). In other words, in some arrangements, the particular desired value of the regulated output voltage 24 is that which is as low as possible so that the one or more of the current regulators that receive the lowest voltage(s) have just enough voltage to properly operate, plus the voltage margin. Still, an acceptably low power consumption can result.
The above described error signal 36a, which is the arithmetic mean of the voltage signals 58, 60, 62, approximately achieves the particular desired value of the regulated output voltage 24.
Certain elements of the circuit 10 can be within a single integrated circuit. For example, in some arrangements, circuit 80 is within an integrated circuit and other components are outside of the integrated circuit.
In some alternate arrangements, the multi-input error amplifier 32 is replaced by a multi-input comparator, which either has hysteresis, or which is periodically clocked at which time it makes a comparison.
The above-described PWM signal 78 can be received at a PWM node 80b of the integrated circuit 80. In some alternate embodiments, in place of the PWM signal 78, another signal, for example, a DC signal 79, can be received at a control node 80c, in which case, an optional PWM generator 54 can be coupled to receive the DC signal and can be configured to generate a PWM signal 54a. The PWM signal 54a can have a duty cycle related to a value of the DC signal 79. Either the PWM signal 78 or the PWM signal 54a can be used as the PWM signal indicated in other parts of the circuit 10.
In operation, in order to control a brightness of the LED strings 52, 54, 56, or, more generally, a power delivered to a load, a duty cycle of the PWM signal 78 (or 54a) can be varied, which varies a duty cycle of the extended PWM signal 86a. When the extended PWM signal 86a is high, the circuit 10 operates in a closed loop arrangement, i.e., the switch 39 is closed the current control circuits 64a, 64b, 64c are enabled, and the PWM controller 28 is enabled, causing the switching control signal 32a to switch. When the extended PWM signal 86a is high, the voltage signals 58, 60, 62 are controlled and the currents passing through the current regulators 66a, 66b, 66c are controlled.
When the extended PWM signal 86a is low, the circuit 10 is shut down in several regards. Currents passing through the current regulators 66a, 66b, 66c are stopped by way of the extended PWM signal 86a received by the current regulators 66a, 66b, 66c. The switch 39 is opened, causing the capacitor 42 to hold its voltage. The PWM controller 28 is disabled, causing the switching control signal 32a to stop switching, and the DC-DC converter 12 to stop converting. When stopped, voltage from the DC-DC converter 12, i.e., the voltage 24, is held on the capacitor 22, but tends to droop with time.
It will be understood that, when the PWM 78 signal goes from low to high for only a short period (i.e., the PWM signal 78 has only a short duty cycle), if the switching regulator were controlled by the PWM signal 78, the switching regulator 12 may not have sufficient time to achieve steady state operation. Therefore, when the PWM signal 78 has a short duty cycle, the current extension circuit 86 can not only extend on times of the current regulators, 66a, 66b, 66c, but can also operate to enable the PWM controller 30 for a time longer than a time that would be achieved by the high state of the PWM signal 78. Generation of the extended PWM signal 86a is described below in conjunction with
In some alternate embodiments, the PWM controller is controlled by the PWM signal 78 and not by the extended PWM signal.
Referring now to
The current regulators 206a, 206b, 206c have the voltage sense nodes 206aa, 206ba, 206ca, respectively, current sense nodes 206ab, 206bb, 206cb, respectively, and current control circuits 204a, 204b, 204c, respectively.
A current extension circuit 224 is the same as or similar to the current extension circuit 86 of
Operation of the circuit 200, including brightness control, is similar to operation of the circuit 10 described above in conjunction with
Referring now to
A voltage sense node 250a can be the same as or similar to the voltage sense nodes 66aa, 66ba, 66ca of
The current regulator circuit 250 can include an amplifier 256 having an inverting input coupled to the current sense node 260, an output coupled to a gate of the FET 258, and a non-inverting input coupled, at some times, to receive a reference voltage, VrefA, through a switch 254, and coupled, at other times, to receive another reference voltage, for example, ground, through a switch 270. The switch 254 is coupled to receive the PWM signal 272 at its control input, and the switch 270 is coupled to receive an inverted PWM signal 268a at its control input via an inverter 268. Thus, the switches 254, 256 operate in opposition.
In operation, in response to a high state of the PWM signal 272, the switch 254 is closed and the switch 270 is open. In this state, the current regulator circuit 250 is enabled in a feedback arrangement and acts to maintain the reference voltage 252 as a signal 266 on the resistor 264, thus controlling a current through the resistor 264 and through the FET 258.
In response to a low state of the PWM signal 272, the switch 254 is open and the switch 270 is closed. In this state, an output signal 256a of the amplifier 256 is forced low, turning off the FET 258 (an N channel FET), and stopping current from flowing through the FET 258 and through the resistor 264. Thus, the current regulator circuit 250 can be enabled and disabled in accordance with states of the PWM signal 272.
Referring now to
A voltage sense node 300c can be the same as or similar to the voltage sense nodes 206aa, 206ba, 206ca of
The current regulator circuit 300 can include an amplifier 322 having an inverting input coupled to the current sense node 314, an output coupled to a gate of the FET 324, and a non-inverting input coupled, at some times, to receive a reference voltage, VrefB, through a switch 318, and coupled, at other times, to receive another reference voltage, for example, Vcc, through a switch 308. The switch 318 is coupled to receive the PWM signal 310 at its control input, and the switch 308 is coupled to receive an inverted PWM signal 306a at its control input via an inverter 306. Thus, the switches 318, 308 operate in opposition.
In operation, in response to a high state of the PWM signal 310, the switch 318 is closed and the switch 308 is open. In this state, the current regulator circuit 300 is enabled in a feedback arrangement and acts to maintain the reference voltage 316 as a signal 312 on the resistor 304, thus controlling a current through the resistor 304 and through the FET 324.
In response to a low state of the PWM signal 310, the switch 318 is open and the switch 308 is closed. In this state, an output signal 322a of the amplifier 322 is forced high, turning off the FET 324 (a P channel FET), and stopping current from flowing through the FET 324 and through the resistor 304. Thus, the current regulator circuit 300 can be enabled and disabled in accordance with states of the PWM signal 310.
Referring now to
The current extension circuit 350 can include a reference integrator 352 coupled to receive the reference voltage signal, VrefA or VrefB, which can be the same as or similar to the voltage reference signals 88, 226 of
The current extension circuit 350 can also include a reset circuit coupled to receive the comparison signal 356a as an input to an inverter 358. An output signal 358a from the inverter 358 is received by a one-shot circuit 360 configured to generate a pulse output signal 360a as a reset signal. The reset signal 360a is received by both the reference integrator 352 and by the average current sense integrator 354.
Operation of the current extension circuit 350 is described more fully below in conjunction with
Referring now to
A reference integrator signal 372 is indicative of the first integrated signal 352a generated by the reference integrator 352 of
The reference integrator signal 372 is indicative of an integration that occurs between times t0 and t1, corresponding to start and stop times of a high state of the PWM signal 380. The current sense integrator signal 374 is indicative of an integration that begins at the time t0, but which ends a later time, t2. The later time, t2 occurs when the average current sense integrator signal 374 achieves a value, Vb, greater than or equal to a value, Va, achieved by the reference integrator signal 372, as identified by the comparator 356 of
It will be appreciated that, if the average current sense integrator signal 374 rises more rapidly than the reference integrator signal 372, then the high state of the comparison signal 380 can be shorter than the high state of the PWM signal 378. However, the high state of the extended PWM signal 382 cannot be shorter than the high state of the PWM signal 378 due to operation of the OR gate 362 of
Referring now to
A signal 402 is representative of a power supply signal, for example the power supply signal 14 of
A signal 404 is representative of a regulated voltage provided by a DC-DC converter, for example the regulated voltage 24 provided by the switching regulator 12 of
A signal 406 is representative of the PWM signal 78 of
A signal 408 is representative of a current passing through one of the current regulators 66a, 66b, 66c of
A signal 410 is representative of a current passing through one of the current regulators 66a, 66b, 66c of
Preceding circuits and techniques use a detection of the average current passing through one or more of the current regulators as a stimulus to extend in time the currents passing through the current regulators. The average current is sensed by the condition detection circuits 82, 220 of
In many embodiments shown below, the condition signal is a binary digital condition, unlike the condition signals 84, 222 described above, which are variable analog condition signals, resulting in a variable time extension of the extended PWM signals 86a, 224a.
Referring now to
Referring now to
The current extension circuit 450 can include a pulse extender circuit 452 coupled to receive the PWM signal 78. The pulse extender circuit is configured to generate an extended signal 452a, which is like the PWM signal 78 but having a state, for example, a first or high state, extended in time from that of the PWM signal 78.
The current extension circuit 450 can also include a single pole double throw switch 454 coupled to receive the PWM signal 78 and also coupled to receive the extended signal 452a. The switch 454 is configured to generate a signal 454a, which is the same as or similar to the extended PWM signal 430 of
The switch 454 is controlled by the condition signal 426a, which can be a two state binary signal.
Pulse extender circuits are known and can be made with a variety of configurations. For example, a pulse extender circuit can be made with a current source feeding into a capacitor to extend one of the edges, for example, the falling edge, of an input pulse. For another example, a pulse extender can be formed as a Layman's pulse extender. For yet another example a pulse extender can be formed using a ripple counter. These and other techniques will be understood by those of ordinary skill in the art.
In some embodiments, the pulse extender circuit 452 can generated the extended signal 452a having a state, for example, a high state, that is longer in time than a corresponding state of the PWM signal 78 by a predetermined amount of time. In some embodiments, the predetermined amount of time is about two microseconds. However, the predetermined time can be longer or shorter than two microseconds.
In operation, the condition signal 426a, in accordance with two binary states, provides either the PWM signal 78 or the extended signal 452a as the extended PWM signal 430 by way of the switch 454.
Referring now to
The condition detection circuit 470 can include a capacitor 474 and a resistor 476 coupled around an operational amplifier 472 to form a differentiator. The operational amplifier 472 is coupled to receive the power supply signal 14 and configured to generate a differentiated signal 472a. A comparator 474 is coupled to receive the differentiated signal 472a at one input and coupled to receive a voltage threshold signal 476 at another input. The comparator 474 is configured to generate a comparison signal 474a. The comparison signal 474a has two states, a first state, e.g., a high state, indicative of a rate of change of the power supply voltage 14 being above the threshold value 476 and a second different state indicative of the rate of change of the power supply voltage 14 being below the threshold value 476.
A flip-flop 478 is coupled to receive the comparison signal 474a at a set input. The flip-flop 478 is configured to generate an output signal 478a at a Q output. The flip-flop 478 is also configured to generate another output signal 478b at an inverted Q output. A time delay module 480 is coupled to receive the signal 478b and configured to generate a delayed signal 480a received by the flip-flop 478 at a reset input.
The time delay module 480 provides a time delay selected to result in the condition signal 426a taking on a first state, for example, a high state, for a predetermined amount of time. The predetermined amount of time can be, for example, two microseconds.
The signal 478a generated by the flip-flop 478 can be the same as or similar to the condition signal 426a of
Using the condition signal 478a of
Other arrangements are possible that do not have the flip-flop 478 or the time delay module 480. With these embodiments, there is no predetermined amount of time, and the signal 454a of
Other condition detection circuits are shown in
Referring now to
The condition detection circuit 490 can include a comparator 492 coupled to receive the power supply voltage 14 at one input and coupled to receive a voltage threshold signal 494 at another input. The comparator 492 is configured to generate a comparison signal 492a. The comparison signal 492a has two states, a first state, e.g., a high state, indicative of a value of the power supply voltage 14 being below the threshold value 494 and a second different state indicative of the value of the power supply voltage 14 being above the threshold value 494.
Using the condition signal 492a of
Referring now to
The condition detection circuit 510 can include a low pass filter 512 coupled to receive the PWM signal 78 and configured to generate a filtered signal 512a. The condition detection circuit 510 can include a comparator 514 coupled to receive the filtered signal 512a at one input and coupled to receive a voltage threshold signal 516 at another input. The comparator 514 is configured to generate a comparison signal 514a. The comparison signal 514a has two states, a first state, e.g., a high state, indicative of a value of the duty cycle of the PWM signal 78 being below the threshold value 516 and a second different state indicative of the value of the duty cycle of the PWM signal being above the threshold value 516.
Using the condition signal 514a of
Referring now to
The soft start signal is a signal generated when the circuit 420 of
In some embodiments, rather than having an open loop fixed time period, the soft start signal 540 is provided in a closed loop arrangement having a variable time period. For example, in some embodiments, at power on, the LEDs 52, 54, 56 (
The condition detection circuit 530 can include a low pass filter 532 coupled to receive the PWM signal 78 and configured to generate a filtered signal 532a. The condition detection circuit 530 can include a comparator 534 coupled to receive the filtered signal 532a at one input and coupled to receive a voltage threshold signal 536 at another input. The comparator 534 is configured to generate a comparison signal 534a. The comparison signal 534a has two states, a first state, e.g., a high state, indicative of a value of the duty cycle of the PWM signal 78 being below the threshold value 516 and a second different state indicative of the value of the duty cycle of the PWM signal being above the threshold value 516.
The soft start signal can be received by an inverter 546a, configured to generate an inverted soft start signal 546a
A gate, for example, an AND gate, is coupled to receive the comparison signal 534a at one input and coupled to receive the inverted soft start signal at another input. The AND gate is configured to generate a condition signal 538a.
Using the condition signal 538a of
The condition detection circuit of
All references cited herein are hereby incorporated herein by reference in their entirety.
Having described preferred embodiments, which serve to illustrate various concepts, structures and techniques, which are the subject of this patent, it will now become apparent to those of ordinary skill in the art that other embodiments incorporating these concepts, structures and techniques may be used. Accordingly, it is submitted that that scope of the patent should not be limited to the described embodiments but rather should be limited only by the spirit and scope of the following claims.
Number | Name | Date | Kind |
---|---|---|---|
4739226 | Murata | Apr 1988 | A |
5905387 | Chinosi et al. | May 1999 | A |
6222385 | Kang | Apr 2001 | B1 |
6271693 | Shi et al. | Aug 2001 | B1 |
6400715 | Beaudoin et al. | Jun 2002 | B1 |
6621235 | Chang | Sep 2003 | B2 |
6636104 | Henry | Oct 2003 | B2 |
6690146 | Burgyan et al. | Feb 2004 | B2 |
6822403 | Horiuchi et al. | Nov 2004 | B2 |
6930679 | Wu et al. | Aug 2005 | B2 |
6963175 | Archenhold et al. | Nov 2005 | B2 |
7116086 | Burgyan et al. | Oct 2006 | B2 |
7129679 | Inaba et al. | Oct 2006 | B2 |
7148632 | Berman et al. | Dec 2006 | B2 |
7235954 | Murakami | Jun 2007 | B2 |
7291989 | Namba et al. | Nov 2007 | B2 |
7307614 | Vinn | Dec 2007 | B2 |
7317403 | Grootes et al. | Jan 2008 | B2 |
7375472 | Wong et al. | May 2008 | B2 |
7466082 | Snyder et al. | Dec 2008 | B1 |
7479743 | Namba et al. | Jan 2009 | B2 |
7482765 | Ito et al. | Jan 2009 | B2 |
7528551 | Ball | May 2009 | B2 |
7675245 | Szczeszynski et al. | Mar 2010 | B2 |
7675246 | Chiang et al. | Mar 2010 | B2 |
7928670 | Chen et al. | Apr 2011 | B2 |
7999487 | Szczeszynski | Aug 2011 | B2 |
8169161 | Szczeszynski et al. | May 2012 | B2 |
8274238 | Szczeszynski et al. | Sep 2012 | B2 |
8482225 | Szczeszynski | Jul 2013 | B2 |
8653756 | Szczeszynski et al. | Feb 2014 | B2 |
8957607 | Raval et al. | Feb 2015 | B2 |
20030110344 | Szczepanek et al. | Jun 2003 | A1 |
20040051478 | Otake et al. | Mar 2004 | A1 |
20040080273 | Ito et al. | Apr 2004 | A1 |
20040251854 | Matsuda et al. | Dec 2004 | A1 |
20040251942 | Chiu et al. | Dec 2004 | A1 |
20050007085 | Murakami | Jan 2005 | A1 |
20050088207 | Rader et al. | Apr 2005 | A1 |
20050104542 | Ito et al. | May 2005 | A1 |
20050110469 | Inaba et al. | May 2005 | A1 |
20050156540 | Ball | Jul 2005 | A1 |
20050243022 | Negru | Nov 2005 | A1 |
20050243041 | Vinn | Nov 2005 | A1 |
20060022916 | Aiello | Feb 2006 | A1 |
20060028147 | Shinmen et al. | Feb 2006 | A1 |
20060114954 | Wong et al. | Jun 2006 | A1 |
20060125320 | Namba et al. | Jun 2006 | A1 |
20060139299 | Tsuchiya | Jun 2006 | A1 |
20060170287 | Ito et al. | Aug 2006 | A1 |
20060250824 | Wekhande et al. | Nov 2006 | A1 |
20060259648 | Agarwala et al. | Nov 2006 | A1 |
20070120506 | Grant | May 2007 | A1 |
20070182701 | Kim et al. | Aug 2007 | A1 |
20070267978 | Shteynberg et al. | Nov 2007 | A1 |
20080048573 | Ferentz et al. | Feb 2008 | A1 |
20080110469 | Weinberg | May 2008 | A1 |
20080144236 | Chiang et al. | Jun 2008 | A1 |
20080164828 | Szczeszynski et al. | Jul 2008 | A1 |
20080243041 | Brenner et al. | Oct 2008 | A1 |
20090021384 | Jacubovski et al. | Jan 2009 | A1 |
20090128045 | Szczeszynski et al. | May 2009 | A1 |
20090195183 | Yang | Aug 2009 | A1 |
20090212717 | Trattler | Aug 2009 | A1 |
20090289559 | Tanaka et al. | Nov 2009 | A1 |
20090302776 | Szczeszynski et al. | Dec 2009 | A1 |
20100019696 | Kimura | Jan 2010 | A1 |
20100052552 | Kimura | Mar 2010 | A1 |
20100060177 | Takata et al. | Mar 2010 | A1 |
20100066255 | Roberts | Mar 2010 | A1 |
20100072922 | Szczeszynski et al. | Mar 2010 | A1 |
20100109550 | Huda et al. | May 2010 | A1 |
20100140621 | Yang et al. | Jun 2010 | A1 |
20100148691 | Kuo et al. | Jun 2010 | A1 |
20100164581 | Zhang et al. | Jul 2010 | A1 |
20100207547 | Kuroki et al. | Aug 2010 | A1 |
20100259177 | Mednik et al. | Oct 2010 | A1 |
20100327835 | Archibald | Dec 2010 | A1 |
20110026277 | Strijker | Feb 2011 | A1 |
20110032008 | Zhao et al. | Feb 2011 | A1 |
20110062929 | Strydom et al. | Mar 2011 | A1 |
20110133645 | Kuo et al. | Jun 2011 | A1 |
20110204947 | Qiu et al. | Aug 2011 | A1 |
20110234122 | Yu et al. | Sep 2011 | A1 |
20110298384 | Tanigawa et al. | Dec 2011 | A1 |
20120133299 | Capodivacca et al. | May 2012 | A1 |
20120146541 | Szczeszynski et al. | Jun 2012 | A1 |
20120181939 | Szczeszynski et al. | Jul 2012 | A1 |
20130009557 | Szczeszynski | Jan 2013 | A1 |
20130162152 | Lee et al. | Jun 2013 | A1 |
20130207632 | Thandi et al. | Aug 2013 | A1 |
20140055045 | Raval et al. | Feb 2014 | A1 |
20140125236 | Szczeszynski et al. | May 2014 | A1 |
20140176018 | Szczeszynski et al. | Jun 2014 | A1 |
Number | Date | Country |
---|---|---|
1 079 667 | Feb 2001 | EP |
1 079 667 | Feb 2001 | EP |
1 499 165 | Jan 2005 | EP |
1 499 165 | Jan 2005 | EP |
3-196280 | Aug 1991 | JP |
H06-044807 | Feb 1994 | JP |
H11-507750 | Jul 1999 | JP |
2002-257871 | Sep 2002 | JP |
2002-281345 | Sep 2002 | JP |
2003-063062 | Mar 2003 | JP |
2003-215534 | Jul 2003 | JP |
2004-134147 | Apr 2004 | JP |
2005-116738 | Apr 2005 | JP |
2005-122979 | May 2005 | JP |
2006-005381 | Jan 2006 | JP |
3755770 | Mar 2006 | JP |
3755770 | Mar 2006 | JP |
2006-158186 | Jun 2006 | JP |
2006185942 | Jul 2006 | JP |
2006-185942 | Jul 2006 | JP |
2006-521659 | Sep 2006 | JP |
2006-318326 | Nov 2006 | JP |
2005-122979 | May 2007 | JP |
2006129862 | May 2007 | JP |
2007-120506 | May 2007 | JP |
2007-129862 | May 2007 | JP |
2008-311602 | Dec 2008 | JP |
10-2005-0006042 | Jan 2005 | KR |
1020050006042 | Jan 2005 | KR |
WO 00013310 | Mar 2000 | WO |
WO 0203087 | Jan 2002 | WO |
WO 2006136321 | Dec 2006 | WO |
WO 2007043389 | Apr 2007 | WO |
WO 2007096868 | Aug 2007 | WO |
WO 2007126640 | Nov 2007 | WO |
WO 2007126640 | Nov 2007 | WO |
WO 2008086050 | Jul 2008 | WO |
WO 2008086050 | Jul 2008 | WO |
WO 2009064682 | May 2009 | WO |
WO 2009064682 | May 2009 | WO |
WO 2009157763 | Dec 2009 | WO |
WO 2009157763 | Dec 2009 | WO |
WO 2010000475 | Jan 2010 | WO |
WO 2010004475 | Jan 2010 | WO |
WO 2013006272 | Jan 2013 | WO |
Entry |
---|
U.S. Appl. No. 14/147,167, filed Jan. 7, 2014, Szczeszynski et al. |
PCT International Preliminary Report on Patentability and Written Opinion of the ISA dated Jan. 16, 2014; for PCT Pat. App. No. PCT/US2012/043275; 6 pages. |
PCT International Preliminary Report on Patentability and Written Opinion dated Jan. 16, 2014; for PCT Pat. App. No. PCT/US2012/044149; 7 pages. |
Letter from Yuasa and Hara dated Mar. 14, 2014; for Japanese Pat. App. No. 2010-534111; 1 page. |
Japanese Notice of Allowance received Mar. 14, 2014; for Japanese Pat. App. No. 2010-534111; 3 pages. |
Notification of Transmittal of the International Search Report and the Written Opinion of the International Searching Authority, or the Declaration, PCT/US2012/043275, Date of Mailing: Sep. 4, 2012, 10 pages. |
Notification of Transmittal of the International Search Report and the Written Opinion of the International Searching Authority, or the Declaration, PCT/US2012/044149, Date of Mailing: Oct. 1, 2012, 11 pages. |
Office Action dated Jun. 20, 2014 for U.S. Appl. No. 13/177,070, filed Jul. 6, 2011 25 pages. |
U.S. Appl. No. 13/591,564, filed Aug. 22, 2012, Raval et al. |
U.S. Appl. No. 13/752,904, filed Jan. 29, 2013, Raval et al. |
U.S. Appl. No. 14/149,167, filed Jan. 7, 2014, Szczeszynski et al. |
Allegro Microsystems, Inc. A8432 and A8433 Data Sheets; WLED Backlight Drivers with True Shutdown and OVP; Jan. 25, 2005; pp. 1-6. |
Allegro Microsystems, Inc.; A8500 Data Sheet; “Flexible WLED/RGB Backlight Driver for Medium Size LCD's,” Dec. 8, 2006; pp. 1-15. |
Allegro Microsystems, Inc., Data Sheet A8501; “2 MHz, 4 channel × 100 mA WLED/RGB Driver with Output Disconnect;” Jan. 2008-2010; pp. 1-24. |
Allegro Microsystems, Inc., Data Sheet A8502; “Wide Input Voltage Range, High Efficiency Fault Tolerant LED Driver;” Jan. 16, 2012; pp. 1-35. |
Allegro Microsystems, Inc., Data Sheet A8503; “High Efficiency 6-Channel, 2 MHz, WLED/RGB Driver for Medium Displays, with Integrated 55 V Power Switch;” Jan. 2009; pp. 1-17. |
Allegro Microsystems, Inc., Data Sheet A8504, “WLED/RGB Backlight Driver for Medium Size LCDs;” Jan. 2007-2009; pp. 1-18. |
Allegro Microsystems, Inc., Data Sheet A8508; “Wide Input Voltage Range, High Efficiency 8-Channel Fault Tolerant LED Driver;” Jul. 9, 2012; pp. 1-28. |
Bakker et al.; “A CMOS Nested-Chopper Instrumentation Amplifier with 100-nV Offset;” IEEE Journal of Solid-State Circuits; vol. 35, No. 12; Dec. 2000; pp. 1877-1883. |
Burkhart et al.; “A Monolithically Integrated 128 LED-Driver and its Application;”IEEE Transactions on Consumer Electronics; vol. CE-32, No. 1; Feb. 1986, pp. 26-31. |
Linear Technology; Design Note 154; Short-Circuit Protection for Boost Regulators; 1997; pp. 1-2. |
Maxim Data Sheet; MAX1570; “White LED Current Regulator with 1x/1.5x High-Efficiency Charge Pump;” #19-2526; Jul. 2002; pp. 1-12. |
Maxim Data Sheet; MAX1574; “180mA, 1x/2x, White LED Charge Pump in 3mm × 3mm TDFN;” #19-3117; Dec. 2003; pp. 1-9. |
Maxim Data Sheet; MAX1576; “480mA White LED 1x/1.5x./2x Charge Pump for Backlighting and Camera Flash;” #19-3326; Aug. 2005; pp. 1-14. |
Maxim, Data Sheet MAX16807/MAX16808, Integrated 8-Channel LED Drivers with Switch-Mode Boost and SEPIC Controller, Oct. 2006, pp. 1-21. |
Maxim; Dallas Semiconductor; “Charge-Pump and Step-Up DC-DC Converter Solutions for Powering White LEDs in Series or Parallel Connections;” Apr. 23, 2002; 15 pages. |
Nippon Precision Circuits, Inc.; SM8132A; “White LED Driver IC;” Nippon Precision Circuits, Inc.; May 2005; pp. 1-18. |
Rohm, Data Sheet BD6066GU, Silicon Monolithic Integrated Circuit, Apr. 2005, pp. 1-6. |
“White LED Driver IC;” NPC Nippon Precision Circuits, Inc.; SM8132A; May 2005; pp. 1-18. |
“WLED Backlight Drivers with True Shutdown and OVP;” A8432 and A8433; Allegro MicroSystems, Inc. Concept Data Sheet; Jan. 25, 2005; 6 pages. |
Witt; Linear Technology; Design Notes; “Short-Circuit Protection for Boost Regulators;” Jan. 1997, 2 pages. |
Office Action dated Sep. 1, 2011; for U.S. Appl. No. 12/267,645; 24 pages. |
Response filed Nov. 14, 2011; for U.S. Appl. No. 12/267,645; 7 pages. |
Notice of Allowance dated Jan. 11, 2012; for U.S. Appl. No. 12/267,645; 10 pages. |
312 Amendment filed Mar. 7, 2012; for U.S. Appl. No. 12/267,645; 4 pages. |
Response to 312 Amendment filed Mar. 7, 2012; for U.S. Appl. No. 12/267,645; 2 pages. |
Notice of Allowance; dated Oct. 9, 2013; for U.S. Appl. No. 13/428,654; 24 pages. |
Office Action; dated Apr. 25, 2013; for U.S. Appl. No. 12/966,139; 20 pages. |
Response to Office Action filed Jul. 24, 2013; to Office Action; dated Apr. 25, 2013; for U.S. Appl. No. 12/966,139; 11 pages. |
Notice of Allowance dated Sep. 17, 2013; for U.S. Appl. No. 12/966,139; 16 pages. |
Request for Continued Examination dated Oct. 29, 2013; for U.S. Appl. No. 12/966,139; 3 pages. |
Notice of Allowance dated Nov. 12, 2013; for U.S. Appl. No. 12/966,139; 12 pages. |
Taiwan Office Action and Search Report (in English); received Apr. 30, 2013; for TW Pat. App. No. 097144152; 15 pages. |
Response to Taiwanese Office Action (with Claims in English); filed Jul. 11, 2013; for TW Pat. App. No. 097144152; 7 pages. |
Taiwan Allowance Decision of Examination; dated Aug. 30, 2013; for Taiwanese Pat. App. No. 097144152; 2 pages. |
Email from Taiwan International Patent & Law Office; dated Sep. 5, 2013; for Taiwanese Pat. App. No. 097144152; 2 pages. |
Japanese Notice of Rejection; dated Feb. 21, 2013; for JP Pat. App. No. 2010-534111; 4 pages. |
JP Response to Office Action (with English translation of claims); filed May 20, 2013; for JP Pat. App. No. 2010-534111; 13 pages. |
Letter from Yuasa and Hara; dated Jul. 8, 2013; for JP Pat. App. No. 2010-534111; 2 pages. |
Japanese Notice of Reasons for Rejection (English Translation); dated Aug. 1, 2013; for Japanese Pat. App. No. 2010-234111; 2 pages. |
Letter to Yuasa and Hara; dated Oct. 4, 2013; for Japanese Pat. App. No. 2010-534111; 3 pages. |
Japanese Response filed Oct. 11, 2013; for Japanese Pat. App. No. 2010-534111; 4 pages. |
Letter from Yuasa and Hara; dated Oct. 21, 2013; for Japanese Pat. App. No. 2010-534111; 1 page. |
PCT Partial Search Report and Invitation to Pay Additional Fees dated Jun. 16, 2008 for PCT/US2008/050026. |
PCT Search Report and Written Opinion of the ISA for PCT/US2008/050026 dated Aug. 29, 2008. |
PCT Search Report and Written Opinion of the ISA of PCT/US2008/082934 mailed Dec. 15, 2009. |
PCT International Preliminary Report on Patentability of the ISA dated May 27, 2010 for PCT/US2008/082934, pp. 1-14. |
PCT Search Report and Written Opinion of the ISA for PCT/US2011/062500 dated Apr. 3, 2012; 12 pages. |
U.S. Appl. No. 11/619,675, filed Jan. 4, 2007 Part 1 of 2; pp. 1-305. |
U.S. Appl. No. 11/619,675, filed Jan. 4, 2007 Part 2 of 2; pp. 1-313. |
U.S. Pat. No. 7,675,245; Timeframe Dec. 14, 2009-Nov. 29, 2010; 198 pages. |
U.S. Pat. No. 8,274,238; Part 1 of 6; 350 pages. |
U.S. Pat. No. 8,274,238; Part 2 of 6; 350 pages. |
U.S. Pat. No. 8,274,238; Part 3 of 6; 350 pages. |
U.S. Pat. No. 8,274,238; Part 4 of 6; 350 pages. |
U.S. Pat. No. 8,274,238; Part 5 of 6; 350 pages. |
U.S. Pat. No. 8,274,238; Part 6 of 6; 302 pages. |
U.S. Pat. No. 7,999,487 issued on Aug. 16, 2011 Part 1 of 5; 400 pages. |
U.S. Pat. No. 7,999,487 issued on Aug. 16, 2011 Part 2 of 5; 400 pages. |
U.S. Pat. No. 7,999,487 issued on Aug. 16, 2011 Part 3 of 5; 400 pages. |
U.S. Pat. No. 7,999,487 issued on Aug. 16, 2011 Part 4 of 5; 400 pages. |
U.S. Pat. No. 7,999,487 issued on Aug. 16, 2011 Part 5 of 5; 50 pages. |
Szczeszynski et al.; U.S. Appl. No. 12/966,139, filed Dec. 13, 2010; 36 page. |
Szczeszynski; U.S. Appl. No. 13/096,082, filed Apr. 28, 2011; 20 pages. |
Office Action dated May 28, 2014 for U.S. Appl. No. 13/591,570, filed Aug. 22, 2012. |
Notice of Allowance dated Jan. 15, 2015; for U.S. Appl. No. 13/177,070; 20 pages. |
Letter to Yuasa and Hara (including suggested claims) dated Sep. 23, 2014; for Japanese Pat. App. No. 2013-105879; 6 pages. |
Japanese Claims as filed on Oct. 3, 2014; for Japanese Pat. App. No. 2013-105879; 4 pages. |
312 Amendment filed Jan. 23, 2015; for U.S. Appl. No. 13/177,070; 17 pages. |
Japanese Notice of Reasons for Rejection (English translation) dated Jan. 26, 2015; for Japanese Pat. App. No. 2014-078475 4 pages. |
Office Action dated Feb. 18, 2015 corresponding to U.S. Appl. No. 14/147,811; 19 pages. |
Taiwan Office Action and Search Report (with English Translation) dated Jan. 28, 2015 corresponding to Taiwan Patent Appl. No. 101123896; 13 pages. |
Letter to 21st Century Patent & Law Firm dated Feb. 4, 2015; for Korean Pat. App. No. 10-2010-7009105; 12 pages. |
Letter from 21st Century Patent & Law Firm dated Feb. 16, 2015; for Korean Pat. App. No. 10-2010-7009105; 1 page. |
Korean Response and Amendment filed Feb. 16, 2015; for Korean Pat. App. No. 10-2010-7009105; 30 pages. |
Letter to Taiwan International Patent & Law Office dated Feb. 17, 2015; for Taiwan Pat. App. No. 101123288; 16 pages. |
Email from Taiwan International Patent & Law Office dated Mar. 30, 2015; for Taiwan Pat. App. No. 101123288; 2 pages. |
Taiwan Amendment and Response received Mar. 30, 2015; for Taiwan Pat. App. No. 101123288; 10 pages. |
Taiwan Marked-Up Patent Specification (in English) as filed with Taiwan Argument and Amendment received Mar. 30, 2015; for Taiwan Pat. App. No. 101123288; 37 pages. |
International Preliminary Report on Patentability dated Mar. 5, 2015 for International PCT Application No. PCT/US2013/053162; 10 pages. |
International Preliminary Report on Patentability dated Mar. 5, 2015 for International PCT Application No. PCT/US2013/053162; 6 pages. |
Office Action dated Apr. 3, 2015 for U.S. Appl. No. 13/591,564; 15 pages. |
U.S. Appl. No. 14/638,257, filed Mar. 4, 2015, Szczeszynski et al. |
PCT Search Report and Written Opinion of the ISA dated Oct. 8, 2013; for PCT Pat. App. No. PCT/US2013/053162; 13 pages. |
Letter to Taiwan International Patent and Law Office dated Apr. 17, 2015; for Taiwanese Pat. App. No. 101123896; 16 pages. |
Taiwanese Response filed Apr. 29, 2015; for Taiwanese Pat. App. No. 101123896; 4 pages. |
Taiwanese Response Claims (translated) filed Apr. 29, 2015; for Taiwanese Pat. App. No. 101123896; 8 pages. |
Response filed May 12, 2015; to Office Action dated Apr. 3, 2015; for U.S. Appl. No. 13/591,564; 13 pages. |
Japanese Response filed Apr. 13, 2015; for Japanese Pat. App. No. 2014-078475; 6 pages. |
Japanese Claims (English translation) filed Apr. 13, 2015; for Japanese Pat. App. No. 2014-078475; 2 pages. |
Japanese Notice of Allowance dated May 12, 2015; for Japanese Pat. App. No. 2014-078475; 3 pages. |
Japanese Claims as allowed (English translation) dated May 12, 2015; for Japanese Pat. App. No. 2014-078475; 2 pages. |
Response to May 28, 2014 Office Action as filed on Aug. 7, 2014 for U.S. Appl. No. 13/591,570, filed Aug. 22, 2012. |
Notice of Allowance dated Oct. 9, 2014 for U.S. Appl. No. 13/591,570, filed Aug. 22, 2012. |
Response filed Oct. 27, 2014; to Office Action dated Jun. 20, 2014; U.S. Appl. No. 13/177,070; 23 pages. |
Taiwan Office Action and Search Report, with English translation, dated Oct. 2, 2014; for Taiwan Pat. App. No. 101123288; 19 pages. |
Notice of Allowance dated Dec. 5, 2014; for U.S. Appl. No. 14/149,167; 27 pages. |
Korean Notice to Submit a Response dated Nov. 19, 2014; for Korean Pat. App. No. 10-2010-7009105; 3 pages. |
Korean Notice of Allowance and Search Report (Search Report in English) dated May 29, 2015; for Korean Pat. App. No. 102124903; 3 pages. |
Korean Response and Amendment dated Sep. 25, 2015, to Office Action dated Jul. 29, 2015; For Korean Pat. App. No. 10-2010-7009105; 34 pages. |
Letter from 21stCentury Patent and Law firm dated Sep. 25, 2015; For Korean Pat. App. No. 10-2010-7009105; 1 page. |
Notice of Allowance dated Jun. 19, 2015: for U.S. App. No. 13/501,584; 10 pages. |
Korean Notice to Submit Response dated Jul. 29, 2015; For Pat. App. No. 10-2010-7009105; 12 pages. |
Office Action dated Nov. 8, 2011; for U.S. Appl. No. 12/629,374; 18 pages. |
U.S. Office Action Dated Dec. 21, 2010; for U.S. Appl. No. 12/136,347; 25 pages. |
Response filed Mar. 18, 2011; to Office Action dated Dec. 21, 2010; for U.S. Appl. No. 12/136,347; 16 pages. |
Notice of Allowance dated May 9, 2011; for U.S. Appl. No. 12/136,247; 8 pages. |
Corrected Notice of Allowance dated Feb. 18, 2015; for U.S. Appl. No. 14/149,167; 6 pages. |
Office Action dated Aug. 26, 2015; for U.S. Appl. No. 14/638,257; 33 pages. |
Response filed Jul. 20, 2015; to Office Action dated Feb. 18, 2015; for U.S. Appl. No. 14/147,811; 8 pages. |
Response to 312 Amendment dated Feb. 13, 2015; for U.S. Appl. No. 13/177,070; 4 pages. |
Response filed Aug. 7, 2014; to Office Action dated May 28, 2014; for U.S. Appl. No. 13/591,570; 11 pages. |
Office Action dated Aug. 12, 2014; for U.S. Appl. No. 13/752,904; 19 pages. |
Office Action dated Aug. 12, 2014; for U.S. Appl. No. 13/591,564; 28 pages. |
Response filed Dec. 10, 2014; to Office Action dated Sep. 15, 2014; for U.S. Appl. No. 13/591,564; 17 pages. |
Japanese Office Action (with English Translation) dated Jun. 4, 2014; for Japanese Pat. App. No. 2013-105879; 4 pages. |
Letter from Yuasa and Hara dated Jul. 22, 2014; for Japanese Pat. App. No. 2013-105879; 2 pages. |
Taiwan Notice of Allowance and Taiwan IPO Search Report dated May 29, 2015; for Taiwan Pat. App. No. 102124903; 3 pages. |
Email from Taiwan International Patent & Law Office dated Aug. 4, 2015; for Korean Pat. App. No. 101123288; 2 pages. |
Korean Allowance Decision dated Jul. 30, 2015; for Korean Pat. App. No. 101123288; 2 pages. |
PCT International Preliminary Report on Patentability and Written Opinion of the ISA dated Jun. 27, 2013; for PCT Pat. App. No. PCT/US2011/062500; 10 pages. |
PCT Search Report and Written Opinion of the ISA dated Sep. 4, 2012; for PCT Pat. App. No. PCT/US2012/043275; 9 pages. |
PCT Search Report and Written Opinion of the ISA dated Oct. 1, 2012; for PCT Pat. App. No. PCT/US2012/044149; 11 pages. |
PCT Search Report and Written Opinion of the ISA dated Feb. 13, 2014; for PCT Pat. App. No. PCT/US2013/053165; 8 pages. |
U.S. Appl. No. 12/620,374; Part 1 of 9; 250 pages. |
U.S. Appl. No. 12/620,374; Part 2 of 9; 250 pages. |
U.S. Appl. No. 12/620,374; Part 3 of 9; 250 pages. |
U.S. Appl. No. 12/620,374; Part 4 of 9; 250 pages. |
U.S. Appl. No. 12/620,374; Part 5 of 9; 250 pages. |
U.S. Appl. No. 12/620,374; Part 6 of 9; 250 pages. |
U.S. Appl. No. 12/620,374; Part 7 of 9; 250 pages. |
U.S. Appl. No. 12/620,374; Part 8 of 9; 250 pages. |
U.S. Appl. No. 12/620,374; Part 9 of 9; 52 pages. |
U.S. Appl. No. 12/136,347; Part 1 of 5; 400 pages. |
U.S. Appl. No. 12/136,347; Part 2 of 5; 400 pages. |
U.S. Appl. No. 12/136,347; Part 3 of 5; 400 pages. |
U.S. Appl. No. 12/136,347; Part 4 of 5; 400 pages. |
U.S. Appl. No. 12/136,347; Part 5 of 5; 50 pages. |
U.S. Appl. No. 12/267,645; Part 1 of 5; 400 pages. |
U.S. Appl. No. 12/267,645; Part 2 of 5; 400 pages. |
U.S. Appl. No. 12/267,645; Part 3 of 5; 400 pages. |
U.S. Appl. No. 12/267,645; Part 4 of 5; 400 pages. |
U.S. Appl. No. 12/267,645; Part 5 of 5; 176 pages. |
U.S. Appl. No. 13/428,654; Part 1 of 9; 220 pages. |
U.S. Appl. No. 13/428,654; Part 2 of 9; 350 pages. |
U.S. Appl. No. 13/428,654; Part 3 of 9; 350 pages. |
U.S. Appl. No. 13/428,654; Part 4 of 9; 350 pages. |
U.S. Appl. No. 13/428,654; Part 5 of 9; 350 pages. |
U.S. Appl. No. 13/428,654; Part 6 of 9; 350 pages. |
U.S. Appl. No. 13/428,654; Part 7 of 9; 302 pages. |
U.S. Appl. No. 13/428,654; Part 8 of 9; 220 pages. |
U.S. Appl. No. 13/428,654; Part 9 of 9; 217 pages. |
U.S. Appl. No. 14/149,167; Part 1 of 15; 278 pages. |
U.S. Appl. No. 14/149,167; Part 2 of 15; 305 pages. |
U.S. Appl. No. 14/149,167; Part 3 of 15; 300 pages. |
U.S. Appl. No. 14/149,167; Part 4 of 15; 300 pages. |
U.S. Appl. No. 14/149,167; Part 5 of 15; 300 pages. |
U.S. Appl. No. 14/149,167; Part 6 of 15; 224 pages. |
U.S. Appl. No. 14/149,167; Part 7 of 15; 285 pages. |
U.S. Appl. No. 14/149,167; Part 8 of 15; 350 pages. |
U.S. Appl. No. 14/149,167; Part 9 of 15; 131 pages. |
U.S. Appl. No. 14/149,167; Part 10 of 15; 350 pages. |
U.S. Appl. No. 14/149,167; Part 11 of 15; 350 pages. |
U.S. Appl. No. 14/149,167; Part 12 of 15; 350 pages. |
U.S. Appl. No. 14/149,167; Part 13 of 15; 350 pages. |
U.S. Appl. No. 14/149,167; Part 14 of 15; 350 pages. |
U.S. Appl. No. 14/149,167; Part 15 of 15; 385 pages. |
U.S. Appl. No. 13/177,070; Part 1 of 10; 218 pages. |
U.S. Appl. No. 13/177,070; Part 2 of 10; 246 pages. |
U.S. Appl. No. 13/177,070; Part 3 of 10; 408 pages. |
U.S. Appl. No. 13/177,070; Part 4 of 10; 408 pages. |
U.S. Appl. No. 13/177,070; Part 5 of 10; 280 pages. |
U.S. Appl. No. 13/177,070; Part 6 of 10; 275 pages. |
U.S. Appl. No. 13/177,070; Part 7 of 10; 403 pages. |
U.S. Appl. No. 13/177,070; Part 8 of 10; 346 pages. |
U.S. Appl. No. 13/177,070; Part 9 of 10; 316 pages. |
U.S. Appl. No. 13/177,070; Part 10 of 10; 139 pages. |
U.S. Appl. No. 13/591,570; Part 1 of 8; 360 pages. |
U.S. Appl. No. 13/591,570; Part 2 of 8; 212 pages. |
U.S. Appl. No. 13/591,570; Part 3 of 8; 212 pages. |
U.S. Appl. No. 13/591,570; Part 4 of 8; 300 pages. |
U.S. Appl. No. 13/591,570; Part 5 of 8; 360289 pages. |
U.S. Appl. No. 13/591,570; Part 6 of 8; 300 pages. |
U.S. Appl. No. 13/591,570; Part 7 of 8; 300 pages. |
U.S. Appl. No. 13/591,570; Part 8 of 8; 298 pages. |
Response to Written Opinion filed Sep. 9, 2015 for European Application No. 13750986.5; 14 pages. |
Response to Written Opinion filed Sep. 14, 2015 for European Application No. 13748426.7; 22 pages. |
Notice of Allowance dated Nov. 9, 2015 corresponding to U.S. Appl. No. 14/147,811; 30 Pages. |
Response dated Nov. 19, 2015 to Office Action dated Aug. 26, 2015; for U.S. Appl. No. 14/538,257; 9 pages. |
Letter from Taiwan Internationai Patent and Law Office dated Dec. 2, 2015; for Taiwanese Pat. App. No. 101123288; 1 page. |
Notice of Allowance dated Dec. 18, 2015; For Pat. App. No. 14/638,257; 16 pages. |
Number | Date | Country | |
---|---|---|---|
20130009556 A1 | Jan 2013 | US |