The present application relates to the field of electronics, and more particularly, to methods of forming electronic component packages and related structures.
The pattern of bond pads on the active surface of an electronic component are typically redistributed to a pattern of terminals for electrical connection to other structures. This redistribution requires formation of several circuit patterns one on top of another. The circuit patterns are electrically isolated from one another by dielectric layers and are electrically interconnected by vias extending through the dielectric layers.
Each circuit pattern and associated dielectric layer requires several manufacturing operations and thus adds to the overall cost of the resulting electronic component package. Accordingly, it is desirable to minimize the number of circuit patterns while providing the desired redistribution.
In the following description, the same or similar elements are labeled with the same or similar reference numbers.
As an overview and in accordance with one embodiment, referring to
Of note, the pattern of bond pads 210 is routed to the pattern of redistribution pattern terminals 224 on active surfaces 206 of electronic components 202 while still in wafer form, which is a low cost and high throughput process, i.e., very efficient process.
Referring now to
Buildup circuit patterns 836 redistribute the pattern of redistribution pattern terminals 224 of redistribution pattern 212 to the pattern of lands 840. By using redistribution pattern 212 and buildup circuit pattern 836, two layers of routing are achieved. More particularly, the existing area of active surfaces 206 of electronic components 202 is used to form routing, i.e., redistribution pattern 212, instead of performing routing on the reconstituted wafer, i.e., in array 400.
In this manner, only a single layer of routing, i.e., buildup circuit pattern 836, is formed on the reconstituted wafer thus simplifying manufacturing and reducing costs as compared to forming two or more layers of routing on the reconstituted wafer. Further, routing on active surfaces 206 of electronic components 202 minimizes costs by leveraging efficiencies of processing prior to singulation of electronic components 202 from wafer 200.
Now in more detail,
Referring now to
In one embodiment, electronic components 202 are integrated circuit chips, e.g., active components. However, in other embodiments, electronic components 202 are passive components such as capacitors, resistors, or inductors.
In accordance with this embodiment, electronic components 202 include active surfaces 206 and opposite inactive surfaces 208. Electronic components 202 further include bond pads 210 formed on active surfaces 206.
Bond pads 210 form the input/output (I/O) terminals for electronic components 202. Bond pads 210 are the finished and outermost I/O terminals for electronic components 202 in their final form as would be provided from the manufacturer of electronic components 202. Stated another way, bond pads 210 are the I/O terminals of wafer 200 as finished from the wafer manufacturer.
In accordance with this embodiment, bond pads 210 are distributed in an edge array. More particularly, bond pads 210 are distributed upon active surfaces 206 adjacent singulation streets 204. Although an edge array is illustrated in
In form redistribution pattern on active surface of electronic component(s) operation 102, a redistribution pattern 212 is formed on active surfaces 206 of electronic components 202.
In one embodiment, to form redistribution pattern 212, a redistribution pattern dielectric layer 214 is applied to active surfaces 206 of electronic components 202 and more generally to an upper, e.g., first, surface 200U of wafer 200. Redistribution pattern dielectric layer 214 is then pattern patterned to form via apertures 216 therein. Each of the via apertures 216 extends entirely through redistribution pattern dielectric layer 214 to a respective bond pad 210. Accordingly, bond pads 210 are exposed through via apertures 216.
Redistribution pattern 212 is then formed. Illustratively, an electrically conductive material, e.g. copper, is formed on redistribution pattern dielectric layer 214 and fills via apertures 216. For example, the electrically conductive material is blanket deposited, e.g., plated, upon redistribution pattern dielectric layer 214 and within via apertures 216. The electrically conductive material is then patterned, e.g., selectively etched, to form redistribution pattern 212.
In another embodiment, an electrically conductive material is selectively applied to form redistribution pattern 212. For example, a mask is formed upon redistribution pattern dielectric layer 214 and patterned to form a positive image of redistribution pattern 212. The pattern within the mask is filled with an electrically conductive material, e.g., by plating, to form redistribution pattern 212. The mask is then removed.
Redistribution pattern dielectric layer 214 electrically isolates redistribution pattern 212 from active surface 206. Illustratively, redistribution pattern dielectric layer 214 is formed of PolyBenzOxazole (PBO), Poly-Butadiene Resin (PBR), or other dielectric material.
In one embodiment, active surface 206 includes a dielectric material, e.g., a passivation layer, thereon as wafer 200 is finished from the wafer manufacturer. In accordance with this embodiment, formation of redistribution pattern dielectric layer 214 is optional, and in one embodiment, redistribution pattern dielectric layer 214 is not formed.
Redistribution pattern 212 includes electrically conductive vias 218 within via apertures 216 and electrically connected to bond pads 210. Redistribution pattern 212 further includes traces 220, i.e., long thin electrical conductors having a length much greater than a width.
Each trace 220 is electrically connected to a respective via 218 and thus a respective bond pad 210 at first ends 222 of traces 220. In accordance with this embodiment, each trace 220 terminates (ends) in a redistribution pattern terminal 224. Accordingly, the pattern of bond pads 210 is redistributed to the pattern of redistribution pattern terminals 224 by redistribution pattern 212.
Of note, the pattern of bond pads 210 is routed to the pattern of redistribution pattern terminals 224 on active surfaces 206 of electronic components 202 while still in wafer form, which is a low cost and high throughput process, i.e., very efficient process.
From form redistribution pattern on active surface of electronic component(s) operation 102, flow moves, optionally, to a singulate redistributed electronic components operation 104. In singulate redistributed electronic components operation 104, electronic components 202 are singulated, i.e., wafer 200 is cut along singulation streets 204. This forms a plurality of individual electronic components 202 each having a redistribution pattern 212 formed on active surfaces 206. Electronic components 202 are singulated by mechanical sawing, laser, or other singulation technique.
Although formation of redistribution patterns 212 on electronic components 202 while still in wafer form, i.e., while electronic components 202 are integrally connected together within wafer 200, is described above and illustrated, in another embodiment, a redistribution pattern 212 is formed upon an individual (singulated) electronic component 202 in a manner similar to that described above. Accordingly, singulate redistributed electronic components operation 104 is an optional operation.
A singulated electronic component 202 having a redistribution pattern 212 formed thereon is sometimes called a redistributed electronic component. Further packaging of redistributed electronic components is illustrated in
Referring now to
To mount redistributed electronic components 426, redistribution patterns 212, and more generally, active surfaces 206, are pressed into carrier 428. Carrier 428 is sticky, i.e., includes an adhesive upper surface 428U, and thus redistributed electronic components 426 adhere to carrier 428.
In one embodiment, redistributed electronic components 426 are mounted as an array or strip to carrier 428. Illustratively, redistributed electronic components 426 are mounted in a 2×2, a 3×3, . . . , or an n×m array or in a strip, i.e., a 1×n array. The spacing between redistributed electronic components 426 is sufficient to provide the proper fan-out redistribution to be performed at later stages during fabrication as discussed in detail below.
In yet another embodiment, a single redistributed electronic component 426 is mounted to carrier 428 and processed individually.
Illustratively, redistributed electronic components 426 and carrier 428 are placed into a mold and mold compound is injected into the mold and around redistributed electronic components 426. This mold compound hardens to form package body 530. Thus, in accordance with this embodiment, package body 530 is formed of mold compound. However, in other embodiments, package body 530 is formed of other dielectric materials such as hardened liquid encapsulant.
Package body 530 includes a lower, e.g., first, surface 530L attached to upper surface 428U of carrier 428 and an upper, e.g., second, surface 530U. Package body 530 completely encloses and directly contacts redistributed electronic components 426 including inactive surface 208 and sides 202S of electronic components 202 and the exposed portion of upper surface 428U of carrier 428. Lower surface 530L is parallel to and coplanar with redistribution patterns 212.
In various embodiments, carrier 428 is removed by peeling, etching, grinding, or other removal technique. Removal of carrier 428 exposes redistribution patterns 212. After removal of carrier 428, array 400 is sometimes called a reconstituted wafer.
More particularly, an upper, e.g., first, surface 732U of buildup dielectric layer 732 is applied to lower surface 530L of package body 530 and redistribution pattern 212. Buildup dielectric layer 732 further includes a lower, e.g., second, surface 732L. Buildup dielectric layer 732 is a dielectric material, e.g., polyimide, although is formed of other dielectric materials in other embodiments.
Further, in form buildup dielectric layer operation 112, buildup dielectric layer 732 is patterned to form redistribution pattern terminal apertures 734 in buildup dielectric layer 732. Illustratively, redistribution pattern terminal apertures 734 are formed using laser ablation, etching, or other aperture formation technique.
Redistribution pattern terminal apertures 734 are formed entirely through buildup dielectric layer 732. Redistribution pattern terminal apertures 734 extend through buildup dielectric layer 732 and to redistribution pattern terminals 224. Redistribution pattern terminals 224 are exposed through redistribution pattern terminal apertures 734.
Although formation of redistribution pattern terminal apertures 734 after application of buildup dielectric layer 732 is discussed above, in another embodiment, buildup dielectric layer 732 is formed with redistribution pattern terminal apertures 734 and then applied to lower surface 530L of package body 530 and redistribution pattern 212.
Buildup circuit pattern 836 includes electrically conductive redistribution pattern terminal vias 838 formed within redistribution pattern terminal apertures 734. Redistribution pattern terminal vias 838 are electrically connected to redistribution pattern terminals 224 of redistribution pattern 212.
Buildup circuit pattern 836 further includes electrically conductive lands 840 and electrically conductive traces 842. In accordance with this embodiment, lands 840 and traces 842 are formed on lower surface 732L of buildup dielectric layer 732. Traces 842 electrically connect redistribution pattern terminal vias 838 with lands 840.
Traces 842 have a length much greater than a width. Generally, traces 842 are long conductors that electrically connect redistribution pattern terminal vias 838 to lands 840. Stated another way, traces 842 redistribute, e.g., fan-out or fan-in, the pattern of redistribution pattern terminal vias 838, i.e., the pattern of redistribution pattern terminals 224 of redistribution pattern 212, to the pattern of lands 840. In accordance with this embodiment, traces 842 extend laterally outwards beyond sides 202S of electronic components 202 in a fan-out configuration.
By using redistribution pattern 212 and buildup circuit pattern 836, two layers of routing are achieved. More particularly, the existing area of active surfaces 206 of electronic components 202 is used to form routing, i.e., redistribution pattern 212, instead of performing routing on the reconstituted wafer, i.e., array 400. In this manner, only a single layer of routing, i.e., buildup circuit pattern 836, is formed on the reconstituted wafer thus simplifying manufacturing and reducing costs as compared to forming two or more layers of routing on the reconstituted wafer. Further, routing on active surfaces 206 of electronic components 202 minimizes costs by leveraging efficiencies of processing prior to singulation of electronic components 202 from wafer 200.
In accordance with this embodiment, buildup circuit pattern 836 further includes an electrically conductive plane 844, e.g., a ground or power plane, hereinafter referred to as a ground/power plane 844. Ground/power plane 844 is a general planar field, or fields, of electrically conductive material as contrasted to long thin traces 842.
For example, ground/power plane 844 is formed on the area of lower surface 732L of buildup dielectric layer 732 not occupied by traces 842. Of course, ground/power plane 844 is electrically isolated from traces 842 such that a small gap 846 exists between traces 842 and ground/power plane 844.
Ground/power plane 844 is electrically connected to one or more of redistribution pattern terminal vias 838 and thus to the respective bond pads 210 by way of the respective traces 220 of redistribution pattern 212. In one embodiment, a reference voltage source, e.g., ground or power, is provided to ground/power plane 844 and thus to the respective bond pads 210 electrically connected therewith.
Although ground/power plane 844 is illustrated and discussed above, in another embodiment, buildup circuit pattern 836 is formed without ground/power plane 844. Accordingly, ground/power plane 844 is optional and, in one embodiment, buildup circuit pattern 836 is formed without ground/power plane 844.
In one embodiment, buildup circuit pattern 836 is formed by plating an electrically conductive material such as copper. In one embodiment, a resist is applied to buildup dielectric layer 732 and patterned to form a circuit pattern artifact therein, e.g., a positive image of buildup circuit pattern 836. The circuit pattern artifact formed within the resist is filled with the electrically conductive material to form buildup circuit pattern 836. The resist is then removed.
In another embodiment, an electrically conductive material is plated to cover buildup dielectric layer 732. The electrically conductive material on buildup dielectric layer 732 is then selectively etched to form buildup circuit pattern 836.
As set forth above, buildup circuit pattern 836, e.g., lands 840, traces 842, and optionally power/ground plane 844 thereof, is formed on lower surface 732L of buildup dielectric layer 732. However, in another embodiment, buildup circuit pattern 836 is embedded into buildup dielectric layer 732 at lower surface 732L.
In accordance with this embodiment, a circuit pattern artifact, e.g., a positive image of buildup circuit pattern 836, is formed in buildup dielectric layer 732 at lower surface 732L. The circuit pattern artifact is formed using laser ablation, for example.
The circuit pattern artifact formed within buildup dielectric layer 732 is filled with the electrically conductive material to form buildup circuit pattern 836. Buildup circuit pattern 836 is embedded within buildup dielectric layer 732.
More particularly, outer dielectric layer 948 is applied to lower surface 732L of buildup dielectric layer 732 and buildup circuit pattern 836. Outer dielectric layer 948 is patterned to form land apertures 950 in outer dielectric layer 948. Land apertures 950 expose lands 840 of buildup circuit pattern 836. If ground/power plane 844 is formed, land apertures 950 expose one or more areas of ground/power plane 844.
From form outer dielectric layer operation 116, flow moves, optionally, to a form interconnection balls operation 118. In form interconnection balls operation 118, interconnection balls 952, e.g., solder, are formed on lands 840 and in land apertures 950 of outer dielectric layer 948. Further, if ground/power plane 844 is formed, interconnection balls 952 are formed on the exposed areas of ground/power plane 844 and in land apertures 950 of outer dielectric layer 948.
Interconnection balls 952 are distributed in a Ball Grid Array (BGA) in one embodiment. Interconnection balls 952 are reflowed, i.e., heated to a melt and re-solidified, to mount electronic component packages 402 to another structure such as a printed circuit motherboard.
The formation of interconnection balls 952 is optional. In one embodiment, interconnection balls 952 are not formed and so form interconnection balls operation 118 is an optional operation.
From form interconnection balls operation 118 (or directly from form outer dielectric layer operation 116 in the event that form interconnection balls operation 118 is not performed), flow moves to a singulate operation 120. In singulate operation 120, array 400 is singulated, e.g., by sawing along singulation streets 954. More particularly, package body 530, buildup dielectric layer 732, and outer dielectric layer 948 are cut along singulation streets 954 to singulate electronic component packages 402 from one another.
As set forth above, a plurality of electronic component packages 402 are formed simultaneously in array 400 using the methods as described above. Array 400 is singulated to singulate the individual electronic component packages 402 from one another in singulate operation 120.
Although formation of array 400 of electronic component packages 402 is described above, in other embodiments, electronic component packages 402 are formed individually using the methods as described above.
Although specific embodiments were described herein, the scope of the invention is not limited to those specific embodiments. Numerous variations, whether explicitly given in the specification or not, such as differences in structure, dimension, and use of material, are possible. The scope of the invention is at least as broad as given by the following claims.
The present application is a divisional of U.S. application Ser. No. 13/233,606, titled ELECTRONIC COMPONENT PACKAGE FABRICATION METHOD AND STRUCTURE, filed Sep. 15, 2011, which is hereby incorporated herein in its entirety by reference.
| Number | Name | Date | Kind |
|---|---|---|---|
| 3868724 | Perrino | Feb 1975 | A |
| 3916434 | Garboushian | Oct 1975 | A |
| 4322778 | Barbour et al. | Mar 1982 | A |
| 4532419 | Takeda | Jul 1985 | A |
| 4642160 | Burgess | Feb 1987 | A |
| 4645552 | Vitriol et al. | Feb 1987 | A |
| 4685033 | Inoue | Aug 1987 | A |
| 4706167 | Sullivan | Nov 1987 | A |
| 4716049 | Patraw | Dec 1987 | A |
| 4786952 | Maciver et al. | Nov 1988 | A |
| 4806188 | Rellick | Feb 1989 | A |
| 4811082 | Jacobs et al. | Mar 1989 | A |
| 4897338 | Spicciati et al. | Jan 1990 | A |
| 4905124 | Banjo et al. | Feb 1990 | A |
| 4964212 | Deroux-Dauphin et al. | Oct 1990 | A |
| 4974120 | Kodai et al. | Nov 1990 | A |
| 4996391 | Schmidt | Feb 1991 | A |
| 5021047 | Movern | Jun 1991 | A |
| 5072075 | Lee et al. | Dec 1991 | A |
| 5072520 | Nelson | Dec 1991 | A |
| 5081520 | Yoshii et al. | Jan 1992 | A |
| 5091769 | Eichelberger | Feb 1992 | A |
| 5108553 | Foster et al. | Apr 1992 | A |
| 5110664 | Nakanishi et al. | May 1992 | A |
| 5191174 | Chang et al. | Mar 1993 | A |
| 5229550 | Bindra et al. | Jul 1993 | A |
| 5239448 | Perkins et al. | Aug 1993 | A |
| 5247429 | Iwase et al. | Sep 1993 | A |
| 5250843 | Eichelberger | Oct 1993 | A |
| 5278726 | Bernardoni et al. | Jan 1994 | A |
| 5283459 | Hirano et al. | Feb 1994 | A |
| 5353498 | Fillion et al. | Oct 1994 | A |
| 5371654 | Beaman et al. | Dec 1994 | A |
| 5379191 | Carey et al. | Jan 1995 | A |
| 5404044 | Booth et al. | Apr 1995 | A |
| 5463253 | Waki et al. | Oct 1995 | A |
| 5474957 | Urushima | Dec 1995 | A |
| 5474958 | Djennas et al. | Dec 1995 | A |
| 5497033 | Fillion et al. | Mar 1996 | A |
| 5508938 | Wheeler | Apr 1996 | A |
| 5530288 | Stone | Jun 1996 | A |
| 5531020 | Durand et al. | Jul 1996 | A |
| 5546654 | Wojnarowski et al. | Aug 1996 | A |
| 5574309 | Papapietro et al. | Nov 1996 | A |
| 5581498 | Ludwig et al. | Dec 1996 | A |
| 5582858 | Adamopoulos et al. | Dec 1996 | A |
| 5616422 | Ballard et al. | Apr 1997 | A |
| 5637832 | Danner | Jun 1997 | A |
| 5674785 | Akram et al. | Oct 1997 | A |
| 5719749 | Stopperan | Feb 1998 | A |
| 5726493 | Yamashita et al. | Mar 1998 | A |
| 5739581 | Chillara | Apr 1998 | A |
| 5739585 | Akram et al. | Apr 1998 | A |
| 5739588 | Ishida et al. | Apr 1998 | A |
| 5742479 | Asakura | Apr 1998 | A |
| 5774340 | Chang et al. | Jun 1998 | A |
| 5784259 | Asakura | Jul 1998 | A |
| 5798014 | Weber | Aug 1998 | A |
| 5822190 | Iwasaki | Oct 1998 | A |
| 5826330 | Isoda et al. | Oct 1998 | A |
| 5835355 | Dordi | Nov 1998 | A |
| 5847453 | Uematsu et al. | Dec 1998 | A |
| 5883425 | Kobayashi | Mar 1999 | A |
| 5894108 | Mostafazadeh et al. | Apr 1999 | A |
| 5898219 | Barrow | Apr 1999 | A |
| 5903052 | Chen et al. | May 1999 | A |
| 5907477 | Tuttle et al. | May 1999 | A |
| 5936843 | Ohshima et al. | Aug 1999 | A |
| 5952611 | Eng et al. | Sep 1999 | A |
| 6004619 | Dippon et al. | Dec 1999 | A |
| 6013948 | Akram et al. | Jan 2000 | A |
| 6021564 | Hanson | Feb 2000 | A |
| 6028364 | Ogino et al. | Feb 2000 | A |
| 6034427 | Lan et al. | Mar 2000 | A |
| 6035527 | Tamm | Mar 2000 | A |
| 6040622 | Wallace | Mar 2000 | A |
| 6060778 | Jeong et al. | May 2000 | A |
| 6069407 | Hamzehdoost | May 2000 | A |
| 6072243 | Nakanishi | Jun 2000 | A |
| 6081036 | Hirano et al. | Jun 2000 | A |
| 6119338 | Wang et al. | Sep 2000 | A |
| 6122171 | Akram et al. | Sep 2000 | A |
| 6127833 | Wu et al. | Oct 2000 | A |
| 6160705 | Stearns et al. | Dec 2000 | A |
| 6172419 | Kinsman | Jan 2001 | B1 |
| 6175087 | Keesler et al. | Jan 2001 | B1 |
| 6184463 | Panchou et al. | Feb 2001 | B1 |
| 6194250 | Melton et al. | Feb 2001 | B1 |
| 6204453 | Fallon et al. | Mar 2001 | B1 |
| 6214641 | Akram | Apr 2001 | B1 |
| 6235554 | Akram et al. | May 2001 | B1 |
| 6239485 | Peters et al. | May 2001 | B1 |
| D445096 | Wallace | Jul 2001 | S |
| D446525 | Okamoto et al. | Aug 2001 | S |
| 6274821 | EchiQo et al. | Aug 2001 | B1 |
| 6280641 | Gaku et al. | Aug 2001 | B1 |
| 6316285 | Jiang et al. | Nov 2001 | B1 |
| 6351031 | Iijima et al. | Feb 2002 | B1 |
| 6353999 | Cheng | Mar 2002 | B1 |
| 6365975 | DiStefano et al. | Apr 2002 | B1 |
| 6376906 | Asai et al. | Apr 2002 | B1 |
| 6392160 | Andry et al. | May 2002 | B1 |
| 6395578 | Shin et al. | May 2002 | B1 |
| 6405431 | Shin et al. | Jun 2002 | B1 |
| 6406942 | Honda | Jun 2002 | B2 |
| 6407341 | Anstrom et al. | Jun 2002 | B1 |
| 6407930 | Hsu | Jun 2002 | B1 |
| 6448510 | Neftin et al. | Sep 2002 | B1 |
| 6451509 | Keesler et al. | Sep 2002 | B2 |
| 6479762 | Kusaka | Nov 2002 | B2 |
| 6489676 | Taniguchi et al. | Dec 2002 | B2 |
| 6497943 | Jimarez et al. | Dec 2002 | B1 |
| 6517995 | Jacobson et al. | Feb 2003 | B1 |
| 6534391 | Huemoeller et al. | Mar 2003 | B1 |
| 6544638 | Fischer et al. | Apr 2003 | B2 |
| 6586682 | Strandberg | Jul 2003 | B2 |
| 6608757 | Bhatt et al. | Aug 2003 | B1 |
| 6660559 | Huemoeller et al. | Dec 2003 | B1 |
| 6715204 | Tsukada et al. | Apr 2004 | B1 |
| 6727645 | Tsujimura et al. | Apr 2004 | B2 |
| 6730857 | Konrad et al. | May 2004 | B2 |
| 6734542 | Nakatani et al. | May 2004 | B2 |
| 6740964 | Sasaki | May 2004 | B2 |
| 6753612 | Adae-Amoakoh et al. | Jun 2004 | B2 |
| 6774748 | Ito et al. | Aug 2004 | B1 |
| 6787443 | Boggs et al. | Sep 2004 | B1 |
| 6803528 | Koyanagi | Oct 2004 | B1 |
| 6815709 | Clothier et al. | Nov 2004 | B2 |
| 6815739 | Huff et al. | Nov 2004 | B2 |
| 6838776 | Leal et al. | Jan 2005 | B2 |
| 6888240 | Towle et al. | May 2005 | B2 |
| 6919514 | Konrad et al. | Jul 2005 | B2 |
| 6921968 | Chung | Jul 2005 | B2 |
| 6921975 | Leal et al. | Jul 2005 | B2 |
| 6931726 | Boyko et al. | Aug 2005 | B2 |
| 6946325 | Yean et al. | Sep 2005 | B2 |
| 6953995 | Farnworth et al. | Oct 2005 | B2 |
| 6963141 | Lee et al. | Nov 2005 | B2 |
| 7015075 | Fay et al. | Mar 2006 | B2 |
| 7030469 | Mahadevan et al. | Apr 2006 | B2 |
| 7081661 | Takehara et al. | Jul 2006 | B2 |
| 7087514 | Shizuno | Aug 2006 | B2 |
| 7125744 | Takehara et al. | Oct 2006 | B2 |
| 7185426 | Hiner et al. | Mar 2007 | B1 |
| 7189593 | Lee | Mar 2007 | B2 |
| 7198980 | Jiang et al. | Apr 2007 | B2 |
| 7242081 | Lee | Jul 2007 | B1 |
| 7282394 | Cho et al. | Oct 2007 | B2 |
| 7285855 | FoonQ | Oct 2007 | B2 |
| 7345361 | Mallik et al. | Mar 2008 | B2 |
| 7372151 | Fan et al. | May 2008 | B1 |
| 7420809 | Lim et al. | Sep 2008 | B2 |
| 7429786 | Karnezos et al. | Sep 2008 | B2 |
| 7459202 | Magera et al. | Dec 2008 | B2 |
| 7548430 | Huemoeller et al. | Jun 2009 | B1 |
| 7550857 | Longo et al. | Jun 2009 | B1 |
| 7633765 | Scanlan et al. | Dec 2009 | B1 |
| 7671457 | Hiner et al. | Mar 2010 | B1 |
| 7777351 | Berry et al. | Aug 2010 | B1 |
| 7825520 | LonQo et al. | Nov 2010 | B1 |
| 7960827 | Miller, Jr. et al. | Jun 2011 | B1 |
| 8018068 | Scanlan et al. | Sep 2011 | B1 |
| 8026587 | Hiner et al. | Sep 2011 | B1 |
| 8110909 | Hiner et al. | Feb 2012 | B1 |
| 8203203 | Scanlan | Jun 2012 | B1 |
| 20020017712 | Bessho et al. | Feb 2002 | A1 |
| 20020061642 | Haji et al. | May 2002 | A1 |
| 20020066952 | TaniQuchi et al. | Jun 2002 | A1 |
| 20020195697 | Mess et al. | Dec 2002 | A1 |
| 20030025199 | Wu et al. | Feb 2003 | A1 |
| 20030128096 | Mazzochette | Jul 2003 | A1 |
| 20030134450 | Lee | Jul 2003 | A1 |
| 20030141582 | Yang et al. | Jul 2003 | A1 |
| 20030197284 | Khiang et al. | Oct 2003 | A1 |
| 20040063246 | Karnezos | Apr 2004 | A1 |
| 20040145044 | SUQaya et al. | Jul 2004 | A1 |
| 20040159462 | ChunQ | Aug 2004 | A1 |
| 20050046002 | Lee et al. | Mar 2005 | A1 |
| 20050139985 | Takahashi | Jun 2005 | A1 |
| 20050242425 | Leal et al. | Nov 2005 | A1 |
| 20060008944 | Shizuno | Jan 2006 | A1 |
| 20060270108 | Farnworth et al. | Nov 2006 | A1 |
| 20070273049 | Khan et al. | Nov 2007 | A1 |
| 20070281471 | Hurwitz et al. | Dec 2007 | A1 |
| 20070290376 | Zhao et al. | Dec 2007 | A1 |
| 20080230887 | Sun et al. | Sep 2008 | A1 |
| 20120013006 | Chang et al. | Jan 2012 | A1 |
| 20120049375 | Meyer et al. | Mar 2012 | A1 |
| Number | Date | Country |
|---|---|---|
| 05-109975 | Apr 1993 | JP |
| 05-136323 | Jun 1993 | JP |
| 07-017175 | Jan 1995 | JP |
| 08-190615 | Jul 1996 | JP |
| 10-334205 | Dec 1998 | JP |
| Entry |
|---|
| IBM Technical Disclosure Bulletin, “Microstructure Solder Mask by Means of a Laser”, vol. 36. |
| Issue 11, p. 589, Nov. 1, 1993. (NN9311589). |
| Kim et al., “Application of Through Mold Via (TMV) as PoP base package”, 58th ECTC Proceedings. |
| May 2008, Lake Buena Vista, FL, 6 pages, IEEE. |
| Scanlan, “Package-on-package (PoP) with Through-mold Vias”, Advanced Packaging, January. |
| 2008, 3 pages, vol. 17, Issue 1, PennWell Corporation. |
| Hiner et al., “Printed Wiring Motherboard Having Bonded Interconnect Redistribution Mesa”, U.S. |
| U.S. Appl. No. 10/992,371, filed Nov. 18, 2004. |
| Huemoeller et al., “Build Up Motherboard Fabrication Method and Structure”, U.S. Patent. |
| U.S. Appl. No. 11/824,395, filed Jun. 29, 2007. |
| Huemoeller et al., Buildup Dielectric Layer Having Metallization Pattern Semiconductor. |
| Package Fabrication Method, U.S. Appl. No. 12/387,691, filed May 5, 2009. |
| Scanlan et al., Semiconductor Package Including a Top-Surface Metal Layer for Implementing. |
| Circuit Features, U.S. Appl. No. 12/802,715, filed Jun. 10, 2010. |
| Jung et al., “Wafer Level Fan Out Semiconductor Device and Manufacturing Method Thereof”. |
| U.S. Appl. No. 12/939,588, filed Nov. 4, 2010. |
| Number | Date | Country | |
|---|---|---|---|
| Parent | 13233606 | Sep 2011 | US |
| Child | 14182083 | US |