The invention relates to an electronic device and a method for load adaptive voltage regulation.
Voltage regulators are often based on analog control loops which monitor and control the output voltage of the voltage regulator in order to keep the output voltage within a small window around a target output voltage level. A voltage regulator may be either a linear voltage regulator or a switched voltage regulator.
In order to ensure loop stability, the feedback loop of a linear voltage regulator requires some kind of compensation. Independent of the value of the load capacitance CB, loop stability may be achieved using a concept which is referred to as any-load stable LDO architecture, which is known from U.S. Pat. No. 6,930,551 B2 and the publication “Design Methodology and Circuit Techniques for Any-Load Stable LDOs with Instant Load Regulation and Low Noise”, 2008 of Vadim Ivanov. However, the loop stability is achieved by either an increased quiescent current or a larger load capacitance CL.
Another characteristic of a linear voltage regulator is its transient response. The transient response defines the amount of time needed for adjusting the output voltage VO after a change of the load current IL. The output voltage variation in response to a worst-case change in load current IL is determined by the response time of the control loop, a specified maximum load current and the value of the load capacitance. Therefore, a smaller output voltage variation may either be achieved by a faster control loop, which requires an increased quiescent current or a larger load capacitance.
From the previous considerations, it can be derived that the buffer capacitance, in particular the value of the buffer capacitance, is essential for the stability of the control loop of a voltage regulator. The buffer capacitance is necessary for compensating slow reaction of the feedback loop. Therefore, the design of linear regulators becomes more challenging when the value of the buffer capacitance is reduced. However, this is typically the case in fully integrated linear voltage regulators which have only small on-chip buffer capacitance values.
The same considerations apply for switched voltage regulators. Switching voltage regulators rapidly switch the pass-device on and off. The duty cycle of the switch defines the amount of charge which is transferred to the load. The switching and the amount of charge are controlled by a similar feedback mechanism as known from the linear voltage regulators.
A voltage regulator consumes a certain amount of quiescent current. This quiescent current tends to dominate the overall system current consumption in low load conditions. This is particularly relevant for systems-on-chip, which typically offer various operating modes. There is for example an active mode in which all sub-circuits are active. Furthermore, there are various low power modes down to data retention mode in which operation of all sub-circuits is stopped. On the other hand, a voltage regulator should not be faster than necessary in order to keep its power consumption low while keeping the output voltage level within a given target window. Therefore, current systems-on-chip contain multiple voltage regulators, each of which is optimized for a specific operating mode. The major disadvantages of the prior art solutions are the complex switching schemes required to switch from one operating mode to another, the relatively long time required for switching from one operating mode to another and the additional chip-area required for each additional voltage regulator.
According to another conventional solution, the current driving capability of the voltage regulator can be scaled down. This is performed by decreasing the quiescent current of a single voltage regulator as a function of the load current. Prior art concepts using this approach are known from Yat-Hei Lam and Wing-Hung Ki, “A 0.9V 0.35 μm Adaptively Biased CMOS LDO Regulator with Fast Transient Response”, IEEE International Solid State Circuits Conference, (ISSCC) pp. 442-443 & 626, February 2008 and Yat-Hei Lam, Wing-Hung Ki and Chi-Jing Tsui, “Adaptively-Biased Capacitor-Less CMOS Low Dropout Regulator with Direct Current Feedback”, Special Feature Award, University LSI Design Contest, IEEE/ACM 11th Asia and South Pacific Design Automation Conference (ASP-DAC), Yokohama, Japan, pp. 104-105, January 2006.
However, the solutions disclosed in the previously mentioned publications have the disadvantages that any adaption of the quiescent current has to react on all load changes which introduces significant delay and slows down the control mechanism. Furthermore, there are two independent control loops which increases the quiescent current and the quiescent current only scales slightly with the load current.
It is an object of the invention to provide a voltage regulator having a lower current consumption and a faster transient response than the solutions according to the prior art for the same buffer capacitance.
According to an aspect of the invention, an electronic device is provided, which comprises a voltage regulator for providing a regulated output voltage to an electronic circuit. The electronic device also comprises a control stage coupled to control the voltage regulator. The control stage is configured to detect a request for a change of a system configuration of the electronic circuit. The electronic circuit is coupled to receive the output voltage of the voltage regulator. The control stage may further be configured to determine an activity factor of the electronic circuit for the requested system configuration. Alternatively or in addition to the activity factor, the electronic device may be configured to determine a system clock frequency of the system clock of the electronic circuit. If the system clock frequency and the activity factor are used, the control stage can be configured to multiply the activity factor with the system clock frequency. The control stage can be configured to determine a required current drive level of the voltage regulator based on the system clock frequency, the activity factor, or the product of the activity factor and the system clock frequency and to adjust the current drive level of the voltage regulator to the requested current drive level. In an advantageous aspect of the invention, the electronic device may be configured to adjust the current drive level of the voltage regulator in multiple discrete steps in response to an activity factor and/or a clock frequency of the electronic circuit, which is to be supplied by the voltage regulator. The solution according to these aspects of the invention may also be referred to as “digitally enhanced control loop”.
Accordingly, a new approach to load adaptive voltage regulation is presented. The solution according to the present invention uses a precise knowledge of the system in order to support the control loop of a voltage regulator. Conventional voltage regulators are based on the problem that the load of a voltage regulator is unknown. Therefore, a voltage regulator according to the prior art has to be designed for the absolute maximum value of a load current. Furthermore, the present invention is based on the cognition that some electronic circuits allow the load current to be predicted. If the electronic circuit, which is supplied by the voltage regulator, is for example a digital CMOS-circuit, certain assumptions with respect to the required load current can be made. The current consumption of a digital CMOS-circuit basically consists of two components. One is the dynamic current due to charging and discharging of the logic gates and the other is the leakage current due to various non-ideal effects, where sub-threshold currents are dominating. If the digital CMOS circuit is activated, the overall current dissipation is dominated by the dynamic currents. The dynamic currents linearly depend on the switching activity factor (also referred to as transition probability) as well as the system clock frequency. Therefore, the overall current consumption can be predicted and a current drive level for the voltage regulator can be determined in response to the system clock and/or the activity factor.
In an aspect of the invention, the voltage regulator may be configured to have an adjustable quiescent current for adjusting the current drive level. Typically, the current drive capability of a voltage regulator depends on the quiescent current through internal components (typically transistors) of the voltage regulator. This can be used to reduce the quiescent current. Based on the knowledge of the system clock and/or the activity factor, the current drive level can be reduced.
According to another aspect of the invention, the voltage regulator may be configured to comprise transistors having an adjustable channel width to be adjusted in response to a change of the current drive level of the voltage regulator. This aspect of the invention provides that the drive capability of the voltage regulator can be further adjusted in response to a change of the activity factor and/or the system clock. Accordingly, not only the quiescent current is adjusted but also the channel width, i.e. the physical properties of the transistors of the voltage regulator.
According to an aspect of the invention, the electronic circuit may advantageously be a digital CMOS circuitry.
The activity factor may be determined using a look-up table stored in the electronic device. For a specific configuration of the circuit, the activity factor may then be taken from the look-up table. The required current drive capability for a specific activity factor and a clock frequency may be predetermined and stored in the electronic device. This provides that the transient response of the voltage regulator according to the invention can be much faster than the transient response of voltage regulators according to the prior art, even if a comparatively small buffer capacitor is used.
The voltage regulator may advantageously comprise a first voltage regulation stage and a second regulation stage. The first voltage regulation stage may then have a first gain and the second voltage regulation stage may have a second gain. The first gain may be greater than the second gain. Furthermore, the first voltage regulation stage may have a first transient response and the second voltage regulation stage may have a second transient response. The first transient response may then be slower than the second transient response. These characteristics of the two stages provide a very stable and very quick voltage regulation with a comparatively small margin of the output voltage.
The invention also provides a method for regulating an output voltage of a voltage regulator. Accordingly, a request for a change of a system configuration of an electronic circuit, which is coupled to receive the output voltage of the voltage regulator, is detected. An activity factor of the electronic circuit for the requested system configuration is determined. A system clock frequency of a system clock of the electronic circuit is determined. This is performed based on the activity factor and/or the system clock frequency. The current drive level of the voltage regulator is then adjusted to the requested current drive level. The activity factor may also be multiplied with the system clock frequency and a required current drive level of the voltage regulator may be determined based on the product.
Further aspects of the invention will ensue from the following description of preferred embodiments of the invention with reference to the accompanying drawings, wherein
Parallel to the determination of the activity factor AF, a request of a change of a system clock frequency fc may occur. Such a change of the system clock frequency or determination of system clock frequency fc as such is performed in step S2. In step S4, the results of determination of the activity factor AF and the system clock frequency fc are multiplied. The product indicates a specific current drive level to which the voltage regulator should be adjusted. This is performed in step S5. The current drive level may also be determined using a look-up table, which is generated during design time and stored in the electronic device. After step S5, it is decided whether or not an update of the current drive level of the voltage regulator is necessary. This is performed in step S6. If an update of the current drive level is necessary, the current drive capability of the voltage regulator is switched in step S7. If no update of the current drive level is required, the current drive level of the voltage regulator is not changed and either the current drive level change or the fact that no change occurred is acknowledged to the digital CMOS circuit in step S8.
In order to determine the required current drive level for the voltage regulator and to adjust the voltage regulator accordingly, either the system clock frequency or the activity factor may be used individually.
An example of a low-dropout voltage regulator which can be used for present invention is the two stage configuration shown in
For a system-on-chip, system operating parameters of the digital CMOS as for example switching activity factor AF and clock frequency fc are known. The switching activity factor AF is mainly dependant on the system configuration, i.e. the number of active sub-modules and their configuration. The respective switching activity factor AF for each system configuration can be easily derived during the design of the circuit. The system clock frequency fc is generated within the system-on-chip and is therefore well known to the control unit. Therefore, knowledge of the system operating parameters enables an adaptive setting of the current drive capability of a voltage regulator therefore leads to quiescent current savings in low load conditions. A control unit is added to the system, which sets the current drive capability of the voltage regulator dependent on the system operating conditions.
For practical implementation, a discrete number of current drive levels (L1, L2, L3 . . . ) is defined. The number and location of the levels is generally flexible and can be adapted with respect to the various system requirements. This allows achieving lowest quiescent current in lowest current drive level while providing maximum load current in highest current drive levels.
The digital CMOS circuit 2 may request either change of the system configuration or a change of the system clock fc depending on the application requirements. Based on these requests, the control unit determines the current drive level and if necessary switches the current drive level of the voltage regulator.
According to the present invention, the switching between the current drive levels is fast and unlimited. It is possible to switch from any current drive level L1, L2, L3, L4 to any other current drive level L1 to L4 within less than one clock cycle independent of the current operating condition of the voltage regulator (LDO).
Although the invention has been described hereinabove with reference to specific embodiments, it is not limited to these embodiments and no doubt further alternatives will occur to the skilled person that lie within the scope of the invention as claimed.
Number | Date | Country | Kind |
---|---|---|---|
DE 102010044924.5 | Sep 2010 | DE | national |