Claims
- 1. A method of manufacturing an electronic device comprising a thin-film transistor, including the steps of forming source and drain electrodes on a substrate, depositing a semiconductor film to provide a channel region of the thin-film transistor between the source and drain electrodes, depositing a gate dielectric on an upper face of the semiconductor film, and forming a gate electrode on the gate dielectric, characterised by depositing a film of chromium nitride to provide at least an upper part of the source and drain electrodes before depositing the semiconductor film.
- 2. A method as claimed in claim 1, further characterised in that the film of chromium nitride is deposited over a connection track for one of the source and drain electrodes, the connection track being of higher conductivity material, for example aluminium, than the chromium nitride with which it is in electrical contact.
- 3. A method as claimed in claim 2, further characterised in that the connection track is provided at an area of the substrate offset with respect to an area where the transistor is to be formed, and in that the film of chromium nitride extends laterally from the connection track to the area of the transistor.
Priority Claims (3)
Number |
Date |
Country |
Kind |
9619808 |
Sep 1996 |
GB |
|
9623221 |
Nov 1996 |
GB |
|
9710514 |
May 1997 |
GB |
|
CROSS REFERENCE TO RELATED APPLICATIONS
This is a divisional of application Ser. No. 08/933,593, filed Sep. 19, 1997 now U.S. Pat. No. 6,087,730.
US Referenced Citations (7)
Foreign Referenced Citations (3)
Number |
Date |
Country |
0221361 |
May 1987 |
EP |
0649048 |
Apr 1995 |
EP |
6275827 |
Sep 1994 |
JP |
Non-Patent Literature Citations (1)
Entry |
“An Ohmic Contact Formation Method for Fabricating a-Si TFt'on Large Size Substrate”, by T. Yukawa et al, published in Proceedings of the 9th International Display Research Conference, Oct. 16-18, 1989, Kyoto, Japan, pp. 506-509. |