The present invention relates to electronic devices, and more particularly to electronic devices with display function.
At present, LCD (liquid crystal display) monitors and other display devices are already very common. Due to the need for large-size screen, one of development trends of the LCD display devices is large-scale. However, the number of gate drive chips and source drive chips required are also greatly increased in such size-enlarged screens, which could result in increased cost.
An object of the present invention is to provide an electronic device having smaller number of drive chips to drive large-size screens.
The present invention provides an electronic device having smaller number of drive chips, the electronic device comprises a timing controller, a gate drive chip, a source drive chip and a pixel cells matrix; the gate drive chip comprises at least one drive signal output end to generate scanning drive signals. The pixel cells matrix comprises several pixel cells distributing in a matrix. Wherein the electronic device further comprises: at least one multiplexer, each multiplexer comprises a signal input end, a plurality of signal output ends and a plurality of enable ends. Wherein the signal input end is connected to the driver signal output end corresponding to the gate drive chip to receive scanning drive signals generated by the driver signal output end corresponding to the gate drive chip, the signal output ends are connected respectively to a plurality of rows of pixel cells in the pixel cells matrix; wherein the timing controller are electrically connected to the enable ends of the multiplexer for sequentially sending enable signals thereto; the multiplexer might output scanning signals to the pixel cells matrix by a corresponding signal output end to control the scan of the corresponding row of pixel cells when one of the first enable end receives an enable signal.
Wherein, the timing controller comprises a plurality of enable signal output ends, each of which is connected respectively to the enable ends to control the enable signal output end to output enable signals to the enable ends of the multiplexer.
Wherein, the electronic device further comprises a level shifter, which is connected between the enable signal output ends of the timing controller and the enable ends of the multiplexer to output each boosted enable signal of the enable signal output of the timing controller to the corresponding enable end of the multiplexer.
Wherein, the multiplexer comprises a plurality of path selecting circuits, each of which comprises a first NMOS and a first boost inverter; the first boost inverter comprises an input end and an output end, a source of the first NMOS is connected to a corresponding signal input end of the multiplexer, a drain of the first NMOS is connected to a corresponding signal output end of the multiplexer, and its gate is connected to an output end of the first boost inverter, an input end of the first boost inverter is connected to a corresponding enable end of the multiplexer. The first boost inverter might output signals of the corresponding enable end after inverting them.
Wherein, the multiplexer further comprises a first voltage terminal and a second voltage terminal. The electronic device further comprises a power supply, the first voltage terminals and the second voltage terminals of the first and the second multiplexers are connected to the power supply and thus to receive respectively high voltages and low voltages; the path selecting circuit further comprises a second NMOS and a second boost inverter, and the second boost inverter comprises an input end and an output end; a source of the second NMOS is connected to the second voltage terminal of the multiplexer, its drain is connected to a corresponding signal output end of the multiplexer, and its gate is connected to an output end of the second boost inverter, an input end of the second boost inverter is connected to the output end of the first boost inverter and the gate of the first NMOS.
Wherein, enable signals generated by the timing controller are high-level signals. The first NMOS of the path selecting switch of a corresponding enable end connected with the multiplexer would be conducted when a high-level enable signal is generated by the timing controller and then send to one of the enable ends of the multiplexer, such that the signal output end of the path selecting switch output corresponding scanning drive signals or display drive signals.
Wherein, the first boost inverter and the second boost inverter each comprise a third NMOS, a fourth NMOS, a fifth NMOS and a capacitor; a gate of the third NMOS is connected to the input end, its source is connected to the second voltage terminal of the multiplexer, and its drain is connected to a source of the fourth NMOS and the output end; a drain of the fourth NMOS is connected to the first voltage terminal of the multiplexer, its gate is connected to a source of the fifth NMOS; a gate and a drain of the fifth NMOS are connected each other and are connected to the first voltage terminal of the multiplexer, the source of the fifth NMOS is also connected to one end of the capacitor, another end of the capacitor is connected to the output end.
Wherein, the electronic device further comprises an array substrate, the multiplexer and the pixel cells matrix are mounted thereon, and the gate drive chip, the source drive chip, the timing controller and the level shifter are all mounted outside thereof.
Wherein, the electronic device further comprises an array substrate, the multiplexer and the pixel cells matrix and the level shifter are mounted thereon, and the gate drive chip, the source drive chip and the timing controller are all mounted outside thereof.
Wherein, the electronic device further comprises a shift register which only comprises an enable signal output end to output enable signals, the level shifter is connected to the enable signal output end to boost the enable signal output thereof; the shift register is connected between the level shifter and enable ends of the multiplexer to sequentially apply the boosted enable signals by the level shifter onto the enable ends of the multiplexer.
Wherein, the electronic device further comprises an array substrate, the multiplexer, the pixel cells matrix, the level shifter and the shift register are all mounted thereon.
Wherein, the electronic device might be a LCD TV, a LCD monitor, a mobile phone, a tablet or a notebook.
The electronic device of the present invention has smaller number of drive chips and could scan and drive large-size screens driven by smaller number of gate drive chips.
Please refer to
Wherein the gate drive chip 20 includes at least one drive signal output end 201 to generate scanning drive signals G. The source drive chip 30 could generate display drive signals D. The number of the source drive chip 30 of the present invention is 1 to generate display drive signals D for the pixel cells matrix 60.
Each multiplexer 40 includes a signal input end 41 and a plurality of signal output ends G1˜Gn. Wherein the signal input end 41 of the multiplexer 40 is connected to the driver signal output end 201 corresponding to the gate drive chip 20 to receive scanning drive signals G generated by the driver signal output end 201 corresponding to the gate drive chip 20. The number of the multiplexer 40 is equal to that of the driver signal output end 201 of the gate drive chip 20.
The multiplexer 40 also includes a plurality of enable ends E1˜En. The timing controller 10 is electrically connected to the enable ends E1˜En of the multiplexer 40 to sequentially send enable signals thereto. In this way, the enable ends E1˜En of the multiplexer 40 might sequentially receive the enable signals.
The pixel cells matrix 60 includes several pixel cells distributing in a matrix (not shown). The signal output ends G1˜Gn of the multiplexer 40 are respectively connected to several rows of pixel cells in the pixel cells matrix 60. The multiplexer 40 might output scanning signals G to the pixel cells matrix 60 by the signal output ends G1˜Gn to control the scan of the corresponding row of pixel cells when one of the first enable end E1˜En receives an enable signal.
Thereby, in the present invention, the number of the drive signal output ends 201 of the gate drive chip 20 could be reduced, that is the number of channels of the gate drive chip 20 could be reduced, thus to scan and drive the pixel cells matrix 60.
Wherein, the
Wherein, when the number of the drive signal output ends 201 of the gate drive chip 20 and the multiplexer 40 is 1, the number of the signal output ends G1˜Gn of the multiplexer 40 is equal to the maximum number of rows of the pixel cells matrix 60. When the number of the drive signal output ends 201 of the gate drive chip 20 and the multiplexer 40 is more than 1, the number of all the signal output ends G1˜Gn of the plurality of multiplexers 40 is equal to the maximum number of rows of the pixel cells matrix 60.
Wherein, as shown in the
Wherein, as shown in the
Wherein, the multiplexer 40 includes a plurality of path selecting circuits, each of which comprises a first NMOS and a first boost inverter; the first boost inverter comprises an input end and an output end, a source of the first NMOS is connected to a corresponding signal input end of the multiplexer, a drain of the first NMOS is connected to a corresponding signal output end of the multiplexer, and its gate is connected to an output end of the first boost inverter, an input end of the first boost inverter is connected to a corresponding enable end of the multiplexer. The first boost inverter might output signals of the corresponding enable end after inverting them.
Wherein, the multiplexer 40 also includes a first voltage terminal Vdd and a second voltage terminal VGL. The electronic device 100 also includes a power supply 78, the power supply 78 is connected respectively to the first voltage terminal Vdd and the second voltage terminal VGL of the multiplexer 40. The power supply 78 is also connected to the level shifter 70 and the gate drive chip 20 to supply operating voltages thereto. Wherein, in the present embodiment, the operating voltages supplied to the level shifter 70 and the gate drive chip 20 by the power supply 78 are respectively a third voltage VHG and a second voltage VGL. In the present embodiment, the first voltage Vdd supplied to the first voltage terminal VHG and the third voltage VHG are all high level voltages, and the second voltage supplied second voltage terminal VGL is a ground voltage, i.e., low level voltage.
The power supply 78 might be a battery, a positive electrode and a negative electrode of which are connected respectively to the first voltage terminal VHG and the second voltage terminal VGL of the multiplexer 40 to supply respectively a high level voltage and a low level voltage thereto. In other embodiment, the power supply 78 might be a voltage converter having several output ports to supply respectively first, second and third voltage.
Please refer to
In the present embodiment, the enable signals generated by the timing controller 10 are low-level signals. Therefore, the first NMOS Q1 would be conducted by receiving a high-level signal that is inverted from a low-level enable signal by the first boost inverter B1 of the path selecting switch 42 corresponding an enable end when the low-level enable signal is generated by the timing controller 10 and then send to one of the enable ends E1˜En of the multiplexer 40, such that the signal output end of the path selecting switch 42 output one of the scanning drive signals G1˜Gn.
Wherein, as shown in the
Please refer to
Please refer in conjunction to
The first boost inverter B1 includes a third NMOS Q3, a fourth NMOS Q4, a fifth NMOS Q5 and a capacitor C1. A gate of the third NMOS Q3 is connected to the input end i1, its source is connected to the second voltage terminal VGL, and its drain is connected to a source of the fourth NMOS Q4 and the output end o1. A drain of the fourth NMOS Q4 is connected to the first voltage terminal Vdd, its gate is connected to a source of the fifth NMOS Q5. A gate and a drain of the fifth NMOS Q5 are connected each other and are connected to the first voltage terminal Vdd. The source of the fifth NMOS Q5 is also connected to one end of the capacitor C1, another end of the capacitor C1 is connected to the output end o1. Wherein the first voltage terminal Vdd has a value of 5V or other positive values.
When there are no low-level enable signals output from the enable end to the input end i1, the third NMOS Q3 might be conducted, so that the output end o1 of the first boost inverter B1 could be grounded and at a low level via the conducted third NMOS Q3, so as not to output scanning drive signals. At this time, the fourth NMOS Q4 and the fifth NMOS Q5 are conducted, and the first voltage terminal Vdd could charge the capacitor C1 via the fifth NMOS Q5.
When there are low-level enable signals output from the corresponding enable end to the input end i1, the third NMOS Q3 might be cut off, in this case, the stray capacitance on the output end o1 might be charged by the fourth NMOS Q4, and the level of the gate of the fourth NMOS Q4 might be simultaneously raised to a voltage that is higher than Vdd by coupling the output end o1 and the capacitor C1, thus to increase the driving force of the fourth NMOS transistor Q4. At this moment, the output end o1 could output high-level scanning drive signals.
In the present embodiment, the value of the first voltage Vdd supplied to the first boost inverter B1 and the second boost inverter B2 of the multiplexer 40 might be higher than the third voltage VGH supplied to the level shifter 70 and the gate drive chip 20, in this way, the first NMOS Q1 and the second NMOS Q2 could operate in a linear region (high current and fast charge and discharge), so the first NMOS Q1 and the second NMOS Q2 could achieve sufficient charge and discharge capacity with smaller sizes.
In the present embodiment, as shown in the
Please refer to
Please refer to
Wherein, in the third embodiment, the multiplexer 40, the pixel cells matrix 60, the level shifter 70 and the shift register 90 are all mounted on the array substrate 101.
Wherein, the electronic device 100 might be a LCD TV, a LCD monitor, a mobile phone, a tablet or a notebook, etc.
Therefore, the electronic device 100 of the present invention could be scanned and driven by only one gate drive chip 20 and one multiplexer, so as to induce the number of the gate drive chips and save the cost.
Although this invention has certain preferred embodiment, but they could not limit the present invention. The scope of the present invention is not limited to the above-described embodiment, it will be obvious to those skilled in the art that various changes and modifications may be made therein without departing from the invention, and all such changes and modifications are intended to fall within the true spirit and scope of the invention that defined in the claims.
Number | Date | Country | Kind |
---|---|---|---|
2014 1 0265151 | Jun 2014 | CN | national |
Filing Document | Filing Date | Country | Kind |
---|---|---|---|
PCT/CN2014/080960 | 6/27/2014 | WO | 00 |
Publishing Document | Publishing Date | Country | Kind |
---|---|---|---|
WO2015/188406 | 12/17/2015 | WO | A |
Number | Name | Date | Kind |
---|---|---|---|
5200741 | Usui | Apr 1993 | A |
20020080108 | Wang | Jun 2002 | A1 |
20120075280 | Liu | Mar 2012 | A1 |
20120147018 | Liu | Jun 2012 | A1 |
20120223927 | Hsieh | Sep 2012 | A1 |
Number | Date | Country |
---|---|---|
1635567 | Jul 2005 | CN |
101022004 | Aug 2007 | CN |
101145318 | Mar 2008 | CN |
101222224 | Jul 2008 | CN |
102054456 | May 2011 | CN |
102165511 | Aug 2011 | CN |
102915709 | Feb 2013 | CN |
0755044 | Jan 1997 | EP |
2007178524 | Jul 2007 | JP |
2007199347 | Aug 2007 | JP |
Entry |
---|
Ran Ding, the International Searching Authority written comments, dated Mar. 2015, CN. |
Number | Date | Country | |
---|---|---|---|
20170186392 A1 | Jun 2017 | US |