The disclosed embodiments relate to electronic devices, and, in particular, to semiconductor devices with an output voltage booster mechanism.
Electronic devices, such as semiconductor devices, memory chips, microprocessor chips, and imager chips, can include a charge pump (e.g., a DC to DC converter that functions as a power source) to create a voltage that is different (e.g., higher or lower) than the available source voltage (e.g., ‘Vdd’). Charge pumps can include components (e.g., diodes, switches, comparators, capacitors, resistors, or a combination thereof) that are organized to provide an output voltage that is boosted or reduced from an incoming source voltage.
Some charge pumps can include the components arranged in units or stages (e.g., such that the connections between or relative arrangements of the units can be reconfigured to adjust one or more capabilities of the charge pump).
With ‘N’ number of stages connected in series, the charge pump can produce a maximum voltage (‘Vmax’) that is further increased or boosted above the voltage level of the supply. The maximum voltage and the corresponding resistance value can be represented as:
Vmax=Vdd+N·Vdd=(N+1)·Vdd Equation (1).
Rout=N/(fclk·Cp) Equation (2).
For example, the maximum voltage using ‘N’ stages can be ‘(N+1)’ times greater than the source voltage level of ‘Vdd’. Also for example, the corresponding resistance value for the charge pump having stages in series can correspond to a clock frequency (e.g., ‘fclk’) and a capacitance level or value (e.g., ‘Cp’) corresponding to the capacitor used in the pump stages.
The output voltage can be used to drive a load as illustrated in
The charging stage 202 can operate according to the control signal 226 to charge the charging capacitor 225 and provide an output voltage through the output switch 222. For example, two switches (e.g., the input switch 221 and the second clock switch 224) can close at the first phase 227 (e.g., illustrated as ‘1’) while the other two switches (e.g., the output switch 222 and the first clock switch 223) can be open (e.g., for charging the charging capacitor 225). At the second phase 228 (e.g., illustrated as ‘2’), the switches can be in an opposite state (e.g., the input switch 221 and the second clock switch 224 can be open and the output switch 222 and the first clock switch 223 can be closed).
The complementary stage 204 can operate at opposite phase or polarity than the circuit 202. For example, when the input switch 221 and the second clock switch 224 of the circuit 202 close at the first phase 227, the corresponding portions of the complementary stage 204 (e.g., the input switch 231 and the second clock switch 234) can be open. When the output switch 222 and the first clock switch 223 of the circuit 202 close at the second phase 228, the corresponding portions of the complementary stage 204 (e.g., the output switch 232 and the first clock switch 233) can be open.
The portion of the charging stage 205 can include a first switch 262 (e.g., a first transistor, such as an NMOS transistor), a second switch 264 (e.g., a second transistor, such as an NMOS transistor), a first energy storage structure 272 (e.g., a first capacitor), a second energy storage structure 274 (e.g., a second capacitor), etc. For example, a portion (e.g., drain) of the first and second switches can be connected to the input voltage (e.g., ‘Vdd’). A different or opposing portion (e.g., source) of the first switch can be connected to the first energy storage structure and an emitter or source portion of the second switch can be connected to the second energy storage structure. A control portion (e.g., gate) of the first switch can also be connected to the emitter or source portion of the second switch and the second energy storage structure, and a gate or base portion of the second switch can be connected to the emitter or source portion of the first switch and the first energy storage structure. The first energy storage structure can further be connect to a clock signal (e.g., ‘CLK’) and the second energy storage structure can further be connected to an opposite or a negated form of the clock signal (e.g., ‘!CLK’). The two switches can function complementary to each other based on the opposing clock and negated clock signals and produce an output voltage (e.g., ‘Vout’) greater (e.g., by a factor of two) than the input voltage (e.g., ‘Vdd’).
The desired condition for the charging stage (e.g., the charging stage 202, 203, and/or 205) is to achieve the required maximum voltage (‘Vmax’) based on having the pre-charge voltage (‘Vprecharge’) reach the supply voltage (‘Vdd’) in half of a clock cycle (‘0.5 TCLK’) when the gate voltage (‘Vg’) is twice the supply voltage (‘2Vdd’). Ideally, the top plate/node of the charging capacitor should reach the supply voltage (e.g., Vprecharge=Vdd) for the first phase 227. In the second phase 228, the bottom plate/node can change from zero volt to the supply voltage to cause the tope plate to reach twice the supply voltage (e.g., 2Vdd=Vmax).
However, as illustrated in
For illustrative purposes, the various losses/loads are shown on one side of the complementary doubler in
A term β can represent a function of carrier mobility, oxide capacitance and devices sizes, while R is symbolically representing any parasitic resistor of the connections in the physical implementation of the clock doubler. As such, the overall loss can be characterized as:
The voltage loss increases as the precharge current increases, which is the case when either the pump capacitors increase in size or the clock frequency increases to deliver a corresponding reduction in charge pump equivalent resistance. Accordingly, the voltage loss can cause a cascading impact on the required output voltage. Traditional method of compensating for the voltage loss has been to increase the number of stages.
The technology disclosed herein relates to electronic devices (e.g., semiconductor-level devices, sets of analog circuitry components, etc.), systems with electronic devices, and related methods for operating electronic devices in association with charge pumps and/or voltage booster mechanism (e.g., clock doubler) therein. The electronic devices can include a clock doubler (e.g., a 2-phase NMOS clock doubler) in each stage, and each clock doubler can include a controller portion and a separate booster portion (e.g., such as for a master-slave configuration). The controller portion (e.g., ‘master’ circuitry having a comparatively smaller capacitor) can drive or signal the booster portion (e.g., ‘slave’ circuitry having a comparatively larger capacitor) to produce the output voltage. The separation of the two portions with different size capacitors can reduce the various losses associated with the clock doubler, and further provide increased efficiency based on reducing the number of stages that are necessary to meet the target output voltage.
Each of the charging stages 402 (e.g., double boosted charge pump circuits) can include a clock booster 404 (e.g., an output booster, such as a clock doubler), a secondary booster 406 (e.g., a Favrat booster), and a switching module 408 (e.g., a system or a set of switches and electrical connections). The clock booster 404 can be electrically coupled to the secondary booster 406 through the switching module 408. For example, a boosted intermediate voltage 410 (e.g., an intermediate voltage, such as ‘2Vdd’, that is greater than and/or boosted from a source input voltage, such as ‘Vdd’) from the clock booster 404 can be routed through the switching module 408 and provided as an input at the secondary booster 406. The secondary booster 406 can use the boosted intermediate voltage 410 from the clock booster 404 to further increase a previous stage input voltage 412 (e.g., ‘Vdd’ for the first stage or a stage output 414 from a preceding secondary booster for subsequent stages). The stage output voltage 414 resulting from boosting the stage input voltage can be provided as an input voltage to the subsequent stage (e.g., as the stage input to subsequent instance of the secondary booster or as an output to the load).
In some embodiments, the switching module 408 can include multiple switching paths including one or more switches (e.g., NMOS transistors), one or more complementary switches (e.g., PMOS transistors), or a combination thereof. For example, the switching module 408 can include a first PMOS transistor 422 connected to the clock booster 404 on one end and a first NMOS transistor 424, the secondary booster 406, or a combination thereof on an opposing end. The switching module 408 can further include a second PMOS transistor 426 connected to the clock booster 404 on one end and a second NMOS transistor 428, the secondary booster 406, or a combination thereof on an opposing end.
The charging stages 402 including the clock booster 404 and the switching module 408 (e.g., for providing a voltage greater than the input voltage, such as ‘2Vdd’) with the secondary booster 406 provides increased charging efficiency. In comparison to the traditional switch pumps (e.g., as illustrated in
To control the slave-booster, the master-controller 504 can include control switches (e.g., a set of NMOS transistors) configured to control charging operations of the clock booster 502 (e.g., the slave-booster portions). For example, the control switches can include a first control switch 512 and a second control switch 514. The first control switch 512 and the second control switch 514 can be connected to the input voltage at one end (e.g., at the drain portions). The control switches can further be connected to each other, such as by having an opposite end (e.g., the source portion) of the first control switch 512 connected to a control portion (e.g., the gate portion) of the second control switch 514. Similarly, the opposite end or the source on the second control switch 514 can be connect to a control portion or the gate on the first control switch 512.
The master-controller 504 can further include energy storage structures (e.g., a set of capacitors) that are directly connected to the opposite portions and the gate portions of control switches. For example, a first control capacitor 516 can be connected to the source of the first control switch 512 and the gate of the second control switch 514 on one terminal, and further connected to a clock signal (e.g., “CLK”) at an opposing terminal. Also, a second control capacitor 518 can be connected to the source of the second control switch 514 and the gate of the first control switch 512 on one terminal, and further connected to an opposite or a negated form of the clock signal (e.g., “!CLK”) at an opposing terminal.
The switches and the capacitors of the master-controller 504 can operate similar (e.g., complementary operations of the switches used to boost the output voltage) to other designs of charging stages or clock doublers, such as the charging stage 202 of
To produce the boosted intermediate voltage 410, the master-controller 504 can control the charging operations of the slave boosters (e.g., the first slave-booster 506 and the second slave-booster 508). The slave boosters can each include one or more controllers (e.g. booster switches 522) connected to the master-controller 504. For example, the gates of the booster switches 522 in the first slave-booster 506 can be connected to the gate of the first control switch 512, the source of the second control switch 514, and the second controller capacitor 518. Also for example, the gates of the booster switches in the second slave booster 508 can be connected to the gate of the second control switch 514, the source of the first control switch 512, and the first controller capacitor 516. Based on the connection to the master-controller 504, the booster switches 522 can operate similar to the control switches, such as by having the booster switches 522 of the second slave-booster 508 turning on or off according to the gate signals.
The booster switches 522 can be directly connected to the input source (e.g., at the drains) and booster capacitors 524 at opposing terminals (e.g., at the sources). The booster capacitors 524 can be further connected to the clock signal (e.g., for the booster capacitors 524 in the first slave booster 506) or the opposite or the negated form of the clock signal (e.g., for the booster capacitors 524 in the second slave booster 508) at a terminal opposite the input source. The booster capacitors 524 can be configured to drive the boosted intermediate voltage 410 (e.g., voltage and/or current) for the secondary booster 406 of
The slave-boosters can include multiple booster switches, multiple booster capacitors, or a combination thereof. In some embodiments, the slave boosters can include one booster switch one booster capacitor, such as illustrated for the first slave-booster 506 in
For illustrative purposes, the first slave-booster 506 and the second slave-booster 508 are illustrated as having different number of circuit components. However, it is understood that the slave-boosters in the clock booster 502 can be similar to each other (e.g., number and/or arrangement of components).
The master-slave configuration for the clock booster 502 (e.g., including the master-controller 504 and one or more slave-boosters) provides increased efficiencies and reduced losses. The master-slave configuration can separate the load (e.g., the secondary booster 406) from the controller capacitors (e.g., no direct connection), such that the load is driven by the booster capacitors 524. Accordingly, unlike the LOADING loss described in Equation (3) and
Further, the master-slave configuration can reduce the PROCESS losses based on reducing the capacitance level associated with the gate signal. Based on removing the gate signal from directly driving the load, the control capacitors can process the control signal with reduced capacitance levels (e.g., by a factor of 2 or greater, such as 10, 20, 40, 60, or any number between 10-60, or any number greater than 60) in comparison to existing designs (e.g., capacitors illustrated in
Moreover, the master-slave configuration can reduce the LAYOUT loss (e.g., as illustrated in
For illustrative purposes, the various losses (e.g., PROCESS, LAYOUT, and LOADING) are shown using dotted and/or dashed lines in
At block 702, a master/controlling circuit can be provided for controlling charging operations to generate the boosted intermediate voltage 410 of
At block 712, a slave/charging circuit can be provided for implementing the charging operations to generate the boosted intermediate voltage 410. The slave/charging circuit (e.g., the first slave-booster 506 of
At block 722, one or more stages or units of charge pumps (e.g., instances of the charge stage 402 of
At block 732, the multiple charge pump units can be assembled or connected to generate a targeted voltage (e.g., ‘VMAX’). Multiple instances of the charge stages can be connected (e.g., based on forming at silicon level or at component assembly level) in a series connection, such as illustrated in
At block 802, the clock booster 502 can provide clock booster output. The clock booster 404 of
For example, at block 804, the clock booster 502 can charge the control capacitors (e.g., the first controller capacitor 516 of
At block 812, the switching module 408 of
At block 822, the secondary booster 406 can generate a charge stage output (e.g., the stage output voltage 414 of
At block 832, the charge pump (e.g., the electronic device 400) can generate an accumulated output (e.g., ‘VMAX’). Through the series connection of the secondary boosters, the charge pump can aggregate and/or compound the voltage increase across the multiple charge stages to generate the accumulated output.
From the foregoing, it will be appreciated that specific embodiments of the present technology have been described herein for purposes of illustration, but that various modifications may be made without deviating from the disclosure. In addition, certain aspects of the disclosure described in the context of particular embodiments may be combined or eliminated in other embodiments. Further, while advantages associated with certain embodiments have been described in the context of those embodiments, other embodiments may also exhibit such advantages. Not all embodiments need necessarily exhibit such advantages to fall within the scope of the present disclosure. Accordingly, the disclosure and associated technology can encompass other embodiments not expressly shown or described herein.
This application is a continuation of U.S. patent application Ser. No. 16/546,222, filed Aug. 20, 2019; which is a continuation of U.S. patent application Ser. No. 16/120,030, filed Aug. 31, 2018, now U.S. Pat. No. 10,396,657; which is a continuation of U.S. patent application Ser. No. 15/849,052, filed Dec. 20, 2017, now U.S. Pat. No. 10,211,724; each of which is incorporated herein by reference in its entirety. This application contains subject matter related to a U.S. patent application by Michele Piccardi titled “ELECTRONIC DEVICE WITH A CHARGE RECYCLING MECHANISM.” The related application is assigned to Micron Technology, Inc., and is identified by U.S. patent application Ser. No. 15/849,098, filed Dec. 20, 2017. The subject matter thereof is incorporated herein by reference thereto. This application contains subject matter related to a U.S. patent application by Michele Piccardi titled “ELECTRONIC DEVICE WITH A CHARGING MECHANISM.” The related application is assigned to Micron Technology, Inc., and is identified by U.S. patent application Ser. No. 15/849,137, filed Dec. 20, 2017. The subject matter thereof is incorporated herein by reference thereto.
Number | Name | Date | Kind |
---|---|---|---|
4311923 | Luescher et al. | Jan 1982 | A |
4583157 | Kirsch et al. | Apr 1986 | A |
5043858 | Watanabe | Aug 1991 | A |
5381051 | Morton | Jan 1995 | A |
5493486 | Connell et al. | Feb 1996 | A |
5818289 | Chevallier et al. | Oct 1998 | A |
5936459 | Hamamoto | Aug 1999 | A |
6008690 | Takeshima et al. | Dec 1999 | A |
6023187 | Camacho et al. | Feb 2000 | A |
6046626 | Saeki et al. | Apr 2000 | A |
6154088 | Chevallier et al. | Nov 2000 | A |
6271715 | Pinchback et al. | Aug 2001 | B1 |
6359798 | Han et al. | Mar 2002 | B1 |
6545529 | Kim | Apr 2003 | B2 |
6614292 | Chung et al. | Sep 2003 | B1 |
6724239 | Price et al. | Apr 2004 | B2 |
6781890 | Tanaka | Aug 2004 | B2 |
6806761 | Aude | Oct 2004 | B1 |
7116154 | Guo | Oct 2006 | B2 |
7239193 | Fukuda | Jul 2007 | B2 |
7304530 | Wei | Dec 2007 | B2 |
7355468 | De et al. | Apr 2008 | B2 |
7439793 | Lee | Oct 2008 | B2 |
7532060 | Albano et al. | May 2009 | B2 |
7576523 | Ogawa et al. | Aug 2009 | B2 |
7579901 | Yamashita | Aug 2009 | B2 |
7602233 | Pietri et al. | Oct 2009 | B2 |
7652522 | Racape | Jan 2010 | B2 |
7737765 | Tran et al. | Jun 2010 | B2 |
7907116 | Ng et al. | Mar 2011 | B2 |
7994844 | Chen et al. | Aug 2011 | B2 |
7999604 | Jeong et al. | Aug 2011 | B2 |
8026755 | Ni et al. | Sep 2011 | B2 |
9502972 | Michal et al. | Nov 2016 | B1 |
9525337 | Saadat et al. | Dec 2016 | B2 |
9716429 | Liao | Jul 2017 | B2 |
9787176 | Dong et al. | Oct 2017 | B2 |
9793794 | Stauth et al. | Oct 2017 | B2 |
9843256 | Um | Dec 2017 | B2 |
10211724 | Piccardi | Feb 2019 | B1 |
10211725 | Piccardi | Feb 2019 | B1 |
10312803 | Piccardi | Jun 2019 | B1 |
10348192 | Piccardi | Jul 2019 | B1 |
10380965 | Wu et al. | Aug 2019 | B2 |
10396657 | Piccardi | Aug 2019 | B2 |
10778091 | Piccardi | Sep 2020 | B2 |
20060290411 | Smith et al. | Dec 2006 | A1 |
20070035973 | Kitazaki et al. | Feb 2007 | A1 |
20080012627 | Kato | Jan 2008 | A1 |
20080122506 | Racape | May 2008 | A1 |
20080290852 | Ogawa et al. | Nov 2008 | A1 |
20090108915 | Liao | Apr 2009 | A1 |
20090121780 | Chen et al. | May 2009 | A1 |
20090174441 | Gebara et al. | Jul 2009 | A1 |
20100127761 | Matano | May 2010 | A1 |
20100329067 | Lim | Dec 2010 | A1 |
20130113546 | Shay et al. | May 2013 | A1 |
20130222050 | Siao | Aug 2013 | A1 |
20140152379 | Fujimoto | Jun 2014 | A1 |
20150015323 | Rahman et al. | Jan 2015 | A1 |
20160268893 | Dong et al. | Sep 2016 | A1 |
20170317584 | Tanikawa | Nov 2017 | A1 |
20180191243 | Shay et al. | Jul 2018 | A1 |
20190020273 | Hsu | Jan 2019 | A1 |
20190190374 | Piccardi | Jun 2019 | A1 |
20190393778 | Piccardi | Dec 2019 | A1 |
20200052585 | Piccardi | Feb 2020 | A1 |
Number | Date | Country |
---|---|---|
1989684 | Jun 2007 | CN |
101258554 | Sep 2008 | CN |
101329838 | Dec 2008 | CN |
102082505 | Jun 2011 | CN |
102136798 | Jul 2011 | CN |
103917936 | Jul 2014 | CN |
204615646 | Sep 2015 | CN |
106233600 | Dec 2016 | CN |
206442294 | Aug 2017 | CN |
Entry |
---|
CN Patent Application No. 201811541137.2—Chinese Office Action and Search Report, dated Jul. 2, 2020, with English Translation, 15 pages. |
CN Patent Application No. 201811540371.3—Chinese Office Action and Search Report, dated Aug. 17, 2020, with English Translation, 18 pages. |
Favrat, R et al., “A New High Efficiency CMOS Voltage Doubler”, Proceedings of the IEEE 1997 Custom Integrated Circuits Conference, (1997), p. 259-262. |
CN Patent Application No. 201811516064.1—Chinese Office Action and Search Report, dated Jun. 30, 2020, with English Translation, 28 pages. |
Number | Date | Country | |
---|---|---|---|
20200403502 A1 | Dec 2020 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 16546222 | Aug 2019 | US |
Child | 17011848 | US | |
Parent | 16120030 | Aug 2018 | US |
Child | 16546222 | US | |
Parent | 15849052 | Dec 2017 | US |
Child | 16120030 | US |