Electronic device with controlled threshold voltage

Information

  • Patent Grant
  • 8963249
  • Patent Number
    8,963,249
  • Date Filed
    Friday, May 30, 2014
    10 years ago
  • Date Issued
    Tuesday, February 24, 2015
    9 years ago
Abstract
A field effect transistor having a source, drain, and a gate can include a semiconductor substrate, a buried insulator layer positioned on the semiconductor substrate, and a semiconductor overlayer positioned on the buried insulator layer; a low dopant channel region positioned below the gate and between the source and the drain and in an upper portion of the semiconductor overlayer; and a plurality of doped regions having a predetermined dopant concentration profile, including a screening region positioned in the semiconductor overlayer below the low dopant channel region, the screening region extending toward the buried insulator layer, and a threshold voltage set region positioned between the screening region and the low dopant channel, the screening region and the threshold voltage set region having each a peak dopant concentration, the threshold voltage region peak dopant concentration being between 1/50 and ½ of the peak dopant concentration of the screening region.
Description
BACKGROUND

MOSFETs fabricated with conventional silicon-on-insulator (SOI) technology include partially depleted MOSFETs and fully depleted MOSFETs. For partially depleted MOSFETs (PDSOI), the silicon overlayer is thicker than the depth of the depletion region such that the depletion region only extends partially through the silicon overlayer. On the other hand fully depleted SOI MOSFETs (FDSOI) have a thin silicon overlayer, such that the depletion zone substantially extends through the entire depth of the silicon overlayer. In conventional SOI MOSFETs (PDSOI and FDSOI) a threshold voltage of the MOSFET is adjusted using halo implants in the channel (near the source and drain), and threshold voltage implants in the channel.


A key setting for an SOI MOSFET is the threshold voltage, which in turn determines the voltage at which a transistor can be switched. Low threshold voltage devices switch faster and they are generally used for high speed circuits, but they have higher static leakage power. High threshold voltage devices have lower static leakage power and they are generally used for low speed circuits. Typically, a range of threshold voltage settings is used in an integrated circuit device depending on the design parameters and desired characteristics for a particular circuit block. It is generally known that variation in threshold voltage from the specification for the device is undesirable. In conventional SOI MOSFETs (both PDSOI and FDSOI), threshold voltage is typically adjusted by incorporating dopants into the transistor channel, either by way of direct channel implantation adjacent the gate oxide or by way of pocket or halo implants adjacent the source and drain. Threshold voltage variation can arise because of random dopant fluctuations in the implanted channel area. The variation problem worsens as critical dimensions shrink because of the greater impact of dopant fluctuations as the affected volume of the channel becomes smaller.





BRIEF DESCRIPTION OF THE DRAWINGS


FIG. 1 is a perspective view of an SOI transistor formed on an SOI substrate having a single buried insulator layer (a single BOX SOI substrate) according to an embodiment.



FIG. 2 is a side cross sectional view of the SOI transistor formed on a single BOX SOI substrate according to an embodiment.



FIGS. 3-7 are graphs illustrating dopant profiles of SOI transistors formed on single BOX SOI substrates, in accordance with certain embodiments.



FIG. 8 is a side cross sectional view of an improved SOI transistor formed on an SOI substrate having two buried insulator layers (a dual BOX SOI substrate) according to an embodiment.



FIGS. 9-10 are graphs illustrating dopant profiles of SOI transistors formed on dual BOX SOI substrates, in accordance with certain embodiments.



FIG. 11 is a side cross sectional view of a semiconductor structure having a channel stack with n-type and p-type transistor elements.





DETAILED DESCRIPTION

Improved semiconductor-on-insulator transistors (referred to hereinafter as “improved SOI transistors”) having improved threshold voltage variation and therefore allowing for scaling of voltage are disclosed. Embodiments of structures and fabrication methods are provided that can allow for any of: reliable setting of threshold voltage, improved mobility, transconductance, drive current, strong body effect and reduced junction capacitance. More specifically, embodiments are disclosed having doping profiles that can result in different Vt targets for the different SOI transistor device types without the use of pocket or halo implants or channel implantation adjacent the gate dielectric. FIG. 1 is a perspective view of an improved SOI transistor 100 having improved threshold voltage control, in accordance with one embodiment. FIG. 2 is a side cross sectional view of the improved SOI transistor 100. The improved SOI transistor 100 includes a gate electrode 102, source 104, drain 106, and a gate dielectric 108 positioned over a substantially undoped channel 110. Lightly doped source and drain extensions (LDD) 113 and 115, positioned respectively adjacent to source 104 and drain 106, extend toward each other, setting the transistor channel length.


Referring to FIG. 1, the SOI substrate 116 includes a bulk substrate, which in particular embodiments, can be a bulk silicon substrate 114, a buried insulator layer 117, and a semiconductor overlayer, which in particular embodiments can be a silicon overlayer 118 separated from the silicon substrate 114 by the buried insulator layer 117. The SOI substrate can be fabricated by any suitable technique such as Separation by the Implantation of Oxygen (SIMOX), Bonded SOI, or Smart Cut. The buried insulator layer 117 can be a conventional dielectric material, such as silicon dioxide (SiO2), and can have a thickness in the range of 50 nanometers to 150 nanometers, but is not so limited. In certain embodiments the silicon overlayer 118 can be as thin as 10 nanometers or less, but in alternative embodiments the silicon overlayer 118 can be as thick as 150 nanometers, but is not so limited.


The improved SOI transistor 100 (FIG. 1) is shown as an N-channel transistor having a source 104 and drain 106 made of N-type dopant material, formed upon a substrate 116. In addition, the improved N-channel SOI transistor 100 includes a highly doped screening region 112 made of P-type dopant material, and a threshold voltage set region 111 made of P-type dopant material. Substantially undoped channel 110 is preferably formed using epitaxially-grown silicon, using a process recipe that is intended to result in undoped crystalline silicon. Although substantially undoped channel 110 may be referred to herein as the “undoped channel”, it is understood that a minimum or baseline level of dopants are present due to unavoidable introduction of some foreign material during the otherwise intrinsic epitaxial process. As a general matter, the “undoped channel” preferably has a dopant concentration of less than 5×1017 atoms/cm3. However, it will be understood that, with appropriate change to substrate or dopant material, an improved P-channel SOI transistor can be formed from suitable substrates.


The features of the improved SOI transistor 100 can result in various transistor device types. Such transistor device types include, but are not limited to: P-FETs, N-FETs, FETs tailored for digital or analog circuit applications, high-voltage FETs, high/normal/low frequency FETs, FETs optimized to work at distinct voltages or voltage ranges, low/high power FETs, and low, regular, or high threshold voltage transistors (i.e., low Vt, regular Vt, or high Vt—also referred to as LVt, RVt, or HVt, respectively), etc. Transistor device types are usually distinguished by electrical characteristics (e.g., threshold voltage, mobility, transconductance, linearity, noise, power), which in turn can lend themselves to be suitable for a particular application (e.g., signal processing or data storage). Since a complex integrated circuit such as, for instance, a system on a chip (SoC) may include many different circuit blocks having different transistor device types to achieve the desired circuit performance, it is desirable to use a transistor structure that can be readily fabricated to result in the various transistor device types.


A process for forming the improved SOI transistor may begin with forming the screening region 112 in the silicon overlayer 118. In certain embodiments, the screening region 112 is formed by implanting screening region dopant material in the silicon overlayer 118. Other methods may be used to form the screening region, such as in-situ doped epitaxial silicon deposition, or epitaxial silicon deposition followed by vertically directed dopant implantation to result in a heavily doped region embedded a vertical distance downward from gate 102. Preferably, the screening region is positioned such that the top surface of the screening region is located approximately at a distance of Lg/1.5 to Lg/5 below the gate (where Lg is the gate length). The screening region is preferably formed before STI (shallow trench isolation) formation. However, in alternative embodiments the screening region formation step can be performed after STI (shallow trench isolation) formation, depending on the application and results desired. Boron (B), Indium (I), or other P-type materials may be used for P-type NMOS screening region implants, and arsenic (As), antimony (Sb) or phosphorous (P) and other N-type materials can be used for N-type PMOS screening region implants. The screening region 112 is considered heavily doped, has a significant dopant concentration, which may range between about 5×1018 to 5×1020 dopant atoms/cm3. Generally, if the screening region 112 dopant level is on the higher end of the range, the screening region 112 can simultaneously function as the threshold voltage setting region.


Though exceptions may apply, as a general matter it is desirable to take measures to inhibit the upward migration of dopants from the screening region, and in any event, controlling the degree to which dopants may migrate upward as a mechanism for controlling the threshold voltage setting is desired. All process steps occurring after the placement of screening region dopants are preferably performed within a selected thermal budget that limits the upward migration of dopants into the substantially undoped channel region 110. Moreover, for those dopants that tend to migrate or for flexibility in using a higher temperature in subsequent processes, a germanium (Ge), carbon (C), or other dopant migration resistant layer can be incorporated above the screening region to reduce upward migration of dopants. The dopant migration resistant layer can be formed by way of ion implantation, in-situ doped epitaxial growth or other processes. In one embodiment, the dopant migration control species is incorporated into the screening region to reduce the migration of screening region dopants, e.g., by forming the screening region as an in-situ doped epitaxial layer that is doped in-situ with C and the screening region dopants species.


A threshold voltage set region 111 is usually positioned above the screening region 112. The threshold voltage set region 111 can be either adjacent to, incorporated within or vertically offset from the screening region. In certain embodiments, the threshold voltage set region 111 is formed by implanting into the screening region 112, delta doping, controlled in-situ deposition, or atomic layer deposition. In alternative embodiments, the threshold voltage set region 111 can be formed by way of controlled outdiffusion of dopant material from the screening region 112 into an undoped epitaxial layer using a predetermined thermal cycling recipe. Preferably, the threshold voltage set region 111 is formed before the undoped epitaxial layer is formed, though exceptions may apply. The threshold voltage is designed by targeting a dopant concentration and thickness of the threshold voltage set region 111 suitable to achieve the threshold voltage desired for the device. Note that if the screening region 112 concentration is sufficiently high, then the screening region 112 can function as the threshold voltage setting region and a separate threshold voltage setting region is not needed. Preferably, the threshold voltage set region 111 is fabricated to be a defined distance below gate dielectric 108, leaving a substantially undoped channel layer directly adjacent to the gate dielectric 108. The dopant concentration for the threshold voltage set region 111 depends on the desired threshold voltage for the device taking into account the location of the threshold voltage set region 111 relative to the gate. Preferably, the threshold voltage set region 111 has a dopant concentration between about 1×1018 dopant atoms/cm3 and about 1×1019 dopant atoms per cm3. Alternatively, the threshold voltage set region 111 can be designed to have a dopant concentration that is approximately one third to one half of the concentration of dopants in the screening region 112.


The substantially undoped channel region 110 is formed preferably by way of a blanket epitaxial silicon deposition, although selective epitaxial deposition may be used. The channel 110 is structured above the screening region 112 and threshold voltage set region 111, having a selected thickness tailored to the electrical specifications of the device. The thickness of the substantially undoped channel region 110 usually ranges from approximately 5-25 nm, where a thicker undoped channel region 110 is usually used for a lower Vt device. To achieve the desired undoped channel region 110 thickness, a thermal cycle may be used to cause an outdiffusion of dopants from the screening region 112 into a portion of the deposited epitaxial layer to result in a threshold voltage setting region 111 for a given undoped channel region 110 thickness. To control the degree of outdiffusion of dopants across a variety of device types, dopant migration resistant layers of C, Ge, or the like can be applied above the threshold voltage set region 111, below the threshold voltage set region 111, and/or dopant migration control species such as C or Ge can be incorporated into the threshold voltage set region 111. Isolation structures are preferably formed after the channel region 110 is formed, but may also be formed beforehand in certain embodiments, particularly if selective epitaxy is used to form the channel region.


In addition to using dopant migration resistant layers, other techniques can be used to reduce upward migration of dopants from the screening region 112 and the threshold voltage set region 111, including but not limited to low temperature processing, selection or substitution of low migration dopants such as antimony or indium, low temperature or flash annealing to reduce interstitial dopant migration, or any other suitable technique to reduce movement of dopant atoms can be used.


The improved SOI transistor 100 can be completed by forming a gate electrode 102 which may be a polysilicon gate or a metal gate, as well as LDDs 113 and 115, spacers 120 and 122, and source 104 and drain 106 structures using conventional fabrication methods, with the caveat that the thermal budget be maintained within a selected constraint to avoid unwanted migration of dopants from the previously formed screening region 112 and threshold voltage setting region 111. For embodiments of the improved SOI transistor 100, when gate electrode voltage is applied at a predetermined level, a depletion region formed in the substantially undoped channel 110 can substantially extend to the screening region 112, since channel depletion depth is a function of the integrated charge from dopants in the doped channel lattice, and the substantially undoped channel 110 has very few dopants. In certain embodiments, at least part of the depletion region extends from the gate dielectric through the substantially undoped channel 110 and a short distance into the highly doped screening region 112 when the predetermined voltage is applied to the gate.


In a conventional SOI transistor, the threshold voltage is typically set by directly implanting a “threshold voltage implant” into the channel, raising the threshold voltage to an acceptable level that reduces transistor off-state leakage while still allowing high switching speeds. The threshold voltage implant generally results in dopants permeating through the entire channel region. Alternatively, the threshold voltage (Vt) in conventional SOI transistors can also be set by a technique variously known as “halo” implants, high angle implants, or pocket implants. Such implants create a localized, graded dopant distribution near a transistor source and drain that extends a distance into the channel. Both halo implants and channel implants introduce dopants into the channel, resulting in random fluctuations of dopants in the channel which in turn can affect the actual threshold voltage for the device. Such conventional threshold voltage setting methods result in undesirable threshold voltage variability between transistors and within transistor arrays. Additionally, such conventional threshold voltage setting methods decrease mobility and channel transconductance for the device.


The use of halo implants also typically introduces additional process steps, thereby increasing the manufacturing cost. In a typical manufacturing flow, halo implants generally require at least two separate processing steps with the die wafer being rotated between different positions (e.g. 0, 90, 180, or 270 degrees), and die with multiple transistor types can even require multiple separate halo implants. Since advanced die manufacturing processes currently require dozens of high angle implants, eliminating or greatly reducing the number of halo implants is desirable for reducing manufacture time and simplifying die processing. The use of halo implants also introduces an additional source of threshold voltage variation for transistors having poly gate structures because at least a portion of the halo implant can travel through the corner of the poly gate. Since poly gate sidewall shape and crystal structure affect final location of halo dopants in the channel, unavoidable variation in poly gate edge shape and poly gate crystal structure can result in further variations in threshold voltage. Such transistor variation is undesirable as it can reduce performance of a circuit, and is of particular concern for paired analog transistors that rely on close matching of transistor characteristics for best performance.


By contrast, the techniques for forming the improved SOI transistor 100 use different threshold voltage modification techniques that do not rely on halo implants (i.e., haloless processing) to set the threshold voltage to a desired value. The techniques for forming the improved SOI transistor also maintain a substantially undoped channel near the gate, unlike the conventional process for setting the threshold voltage that involves a shallow implant just below the gate. This can advantageously reduce cost of manufacture because halo implant process steps are not required, reduces the chance of failure due to misaligned halo implants, and can eliminate unwanted contamination of the undoped channel.


The threshold voltage of the improved SOI transistor 100 can be set by controlling the dopant concentration and position of the threshold voltage set region 111, while leaving the bulk of the channel region 110 substantially undoped. As will also be appreciated, position, concentration, and thickness of the screening region 112 are an important factor in the design of the improved SOI transistor. The screening region 112 placement and dopant concentration, together with the threshold voltage set region 111 effect the threshold voltage for the device. The peak concentration of the screening region generally pins the depletion layer under the gate. Preferably, the screening region is located above the bottom of the source and drain junctions or below the horizontal bottom of the source and drain regions. Multiple delta doping implants, broad dopant implants, or long duration in-situ substitutional doping is preferred, since the screening region 112 should have a finite thickness, with 10 nm or greater being preferred. When transistors are configured to have such screening regions, the transistor can simultaneously have good threshold voltage matching, high output resistance, low junction leakage, good short channel effects, and still have an independently controlled and strong body effect. In addition, improved SOI transistors can be used to provide multiple transistors having different threshold voltages on the same die by controlling the position and dopant concentration of the threshold voltage set region 111 and/or the screening region 112, and by controlling the thickness of the substantially undoped channel region 110. Simultaneous provision of these features can be difficult for conventional transistors of a similar size. In contrast, improved SOI transistors designed to have a substantially undoped channel, optional threshold voltage set region (as discussed hereafter), and a thick and highly doped screening region can simultaneously provide all, or substantially all of the transistor device parameters required for implementation of complex multi-transistor SOC or multi-transistor analog integrated circuits. The ultimate positioning, thickness, dopant concentration of the screening region and the threshold voltage set region can be based upon an optimization of the channel relative to desired specifications such as short channel effects, performance, and leakage.


Setting threshold voltage by use of a threshold voltage set region 111 positioned above the screening region 112 and below the substantially undoped channel 110 is an alternative technique to conventional threshold voltage implants for adjusting threshold voltage. Care must be taken to prevent dopant migration into the substantially undoped channel 110, by various methods including maintaining all process steps within a thermal budget, as well as using dopant migration inhibitor materials in the crystalline lattice. The threshold voltage set region thickness typically ranges from 2 to 20 nanometers. The threshold voltage set region 111 is highly doped relative to the substantially undoped channel 110, but is typically doped to a level one-half to one-tenth that of the screening region 112. However, embodiments in which the threshold voltage set region has a complex dopant profile are also contemplated. Like the screening region, in certain embodiments, dopant migration resistant layers of carbon, germanium, or the like can be applied along with or above the threshold voltage set region to prevent dopant migration into the substantially undoped channel. The threshold voltage set region 111 can be formed by a controlled out-diffusion from the screening region 112 into an epitaxially grown layer, by ion implantation above the screening region 112 or in-situ doped epitaxial layer grown on top of the screening region 112, by delta doping to form an offset doped plane (as disclosed in pending US Patent Publication No. US 2011/0079861 A1, having application Ser. No. 12/895,785 filed Sep. 30, 2010, the entirety of which disclosure is herein incorporated by reference), or any other conventional or known doping techniques amenable for forming a doped region of the desired concentration of dopants, width and position relative to the bottom of the gate.


Another impact to the threshold voltage of the device is based upon the selection of a gate material having a suitable work function. The gate electrode 102 can be formed from conventional materials, preferably including, but not limited to, metals, metal alloys, metal nitrides and metal silicides, as well as laminates thereof and composites thereof. In certain embodiments the gate electrode 102 may also be formed from polysilicon, including, for example, highly doped polysilicon and polysilicon-germanium alloy. Metals or metal alloys may include those containing aluminum, titanium, tantalum, or nitrides thereof, including titanium containing compounds such as titanium nitride. Formation of the gate electrode 102 can include silicide methods, chemical vapor deposition methods and physical vapor deposition methods, such as, but not limited to, evaporative methods and sputtering methods. Typically, the gate electrode 102 has an overall thickness from about 1 to about 500 nanometers. In certain embodiments, metals having a work functions intermediate between band edge and mid-gap can be selected. As discussed in U.S. Pat. No. 8,569,128 B2, issued on Oct. 29, 2013, the entirety of which disclosure is herein incorporated by reference, such metal gates simplify swapping of PMOS and NMOS gate metals to allow a reduction in mask steps and different required metal types for systems on a chip or other die supporting multiple transistor types.


The device channel includes lightly doped drain extensions (LDD) 113 and 115, source/drain extensions that are typically formed by light ion implantation or out-diffusion under gate spacers. Source/drain extensions slightly reduce channel length by extending the source/drain toward each other using dopant implants of the same dopant type as the source and drain. Care must be taken to control against dopant migration from the LDD region to keep the channel area substantially undoped, with a dopant concentration of less than 5×1017 dopant atoms per cm3. As will be appreciated, variations in extension dimensions affect channel electrical characteristics, which in turn can lead to unwanted adjustments to threshold voltage. As shown in FIGS. 1 and 2, the LDD 113 and 115 are symmetrically spaced and extending toward each other with a predetermined length that can be optionally increased or decreased depending on the design of the device. In other embodiments, asymmetrical LDD's are possible, with, for example, LDD 115 being configured to extend a greater or lesser extent into the channel than LDD 113, having a greater or lesser dopant density than LDD 113, or extending deeper downward or shallower than LDD 113.


Applied bias to the screening region 112 is yet another technique for modifying threshold voltage of the improved SOI transistor 100. The screening region 112 sets the body effect for the transistor and allows for a higher body effect than is found in conventional SOI technologies. For example, a body tap (not shown) to the screening region 112 of the improved SOI transistor can be formed in order to provide further control of threshold voltage. The applied bias can be either reverse or forward biased, and can result in significant changes to threshold voltage. Bias can be static or dynamic, and can be applied to isolated transistors, or to groups of transistors that share a common well. Biasing can be static to set threshold voltage at a fixed set point, or dynamic, to adjust to changes in transistor operating conditions or requirements. Various suitable biasing techniques are disclosed in U.S. Pat. No. 8,273,617 B2, issued on Sep. 25, 2012, the entirety of which disclosure is herein incorporated by reference.


One embodiment of the improved SOI transistor 100 can also include a ground plane 119 that can be positioned below the buried insulator layer 117. The ground plane can be doped at a concentration of 1×1019 atoms/cm3 or less. The ground plane can be used to reduce drain induced barrier lowering (DIBL) in the improved SOI transistor.



FIG. 2 illustrates the different regions and layers in the improved SOI transistor 100. For ease of illustration some of the elements of FIG. 1 are not shown in FIG. 2, e.g., the gate electrode 102, source 104, drain 106, and gate dielectric 108.



FIG. 3 is a graph illustrating a dopant concentration profile for an improved SOI transistor 100 in accordance with one embodiment. The graph 300 illustrates ranges of dopant concentration and depth for the different regions in the improved SOI transistor for an embodiment where the channel region is directly below the gate and is characterized by a substantially undoped channel, the threshold voltage set region which is represented as the “Vt Tuning Region” which is adjacent to and directly below the channel region, and the screening region which is adjacent to and directly below the threshold voltage set region as shown in FIG. 3. The graph 300 includes notches 305 and 310 that illustrate the dopant concentration profiles that are targeted for the different layers that define the substantially undoped channel, the threshold voltage set region, and the screening region. The electrical characteristics of the improved SOI transistor can be determined by the location of the notches 305 and 310, and the peak dopant concentration in the threshold voltage set region 111 and the screening region 112. In one embodiment, peak dopant concentration of the dopant profile can be positioned in the screening region, and the threshold voltage set region dopant concentration can be in a range that is between 1/50 to ½ of the screening region peak dopant concentration. In one embodiment, the channel region is of approximately 5 nm to 20 nm in thickness, the Vt Tuning Region is of approximately 2 nm to 20 nm in thickness, and the screening region is of approximately 2 nm to 20 nm in thickness. In alternative embodiments, the screening region extends within 5 nm of the buried insulator layer, and the Vt tuning region extends within 30 nm of the buried insulator layer. Manufacturing processes suitable for forming the dopant profile illustrated in the graph 300 are described in U.S. Patent Publication No. 2011/0309447 A1, having application Ser. No. 12/971,955 titled “Transistor with Threshold Voltage Set Notch and Method of Fabrication Thereof,” the disclosure of which is hereby incorporated by reference.



FIG. 4 is a graph illustrating a dopant concentration profile for an improved SOI transistor 100 in accordance with one embodiment. The graph 400 illustrates ranges of dopant concentration and depth for the different regions in the improved SOI transistor having similar regional delineations as that illustrated in FIG. 3 above with the addition of a ground plane 119 doped region below the BOX layer, with the substrate below the ground plane region. The graph 400 includes two peaks 405 and 410 that illustrate the dopant profiles of the different layers that define the substantially undoped channel, the threshold voltage set region, and the screening region. The dopant concentration corresponding to the first peak 405 is lower than the dopant concentration corresponding to the second peak 410. The first peak 405 is positioned in the threshold voltage set region. The second peak 410 is positioned in the buried insulator layer, such that the tails of the dopant profile associated with the second peak correspond to dopant concentration ranges that are sufficient to form a screening region and a ground plane in accordance with the above description of these layers. In one embodiment, the maximum dopant concentration within the ground plane can be substantially equal to the maximum dopant concentration within the screening region. Implanting the dopants such that the doping process results in a concentration of dopants in the ground plane region, as illustrated by the graph 400, can provide improved SOI transistors having a high body coefficient. In certain embodiments the dopant profile of graph 400 can be formed as a result of two implantation steps that form the peak dopant concentration 405 and 410 respectively, effective to set the threshold voltage to the desired value and provide the high body coefficient using a dopant concentration roughly the same level at its peak as the peak concentration in the screening region, all the while maintaining a substantially undoped channel region.



FIG. 5A is a graph illustrating a dopant concentration profile for an improved SOI transistor 100 in accordance with one embodiment. The graph 500 illustrates ranges of dopant concentration and depth below the gate for the different layers in the improved SOI transistor having similar regional delineations as that illustrated in FIG. 4 above. The graph 500 includes one peak 505 that is positioned in the screening region. In this embodiment, the dopants are implanted under implant conditions using a dose sufficient to achieve the peak concentration with an energy level targeted to position the peak to be within the screening region with sufficient energy to permit the dopants to penetrate the buried insulator layer and form a ground plane in the silicon substrate layer. Implanting the dopants through the buried insulator layer 117 so as to form a ground plane, as illustrated by the graph 500, can provide improved SOI transistors having a high body coefficient. In addition, the tail of the dopant profile 510 has dopant concentration ranges that span across the doped regions such that the screening region and the Vt tuning region are effectively combined into one merged doped region situated so as to provide sufficient dopants to set the threshold voltage while maintaining a substantially undoped channel region, with a concentration of dopants within the ground plane region so as to provide a strong body effect for the device. In certain embodiments the peak 505 can be positioned in the screening region such that it is closer to the buried insulator layer, the positioning and peak value of the screening region determining the depletion width for the device. In the embodiment shown, the dopant profile of graph 500 can be asymmetric about the peak 505 such that the maximum dopant concentration range in the threshold voltage set region is lower than the maximum dopant concentration in the ground plane.



FIG. 5B is a graph illustrating a dopant concentration profile for an improved SOI transistor 100 in accordance with one embodiment. The graph 520 illustrates ranges of dopant concentration and depth below the gate for the different layers in the improved SOI transistor having similar regional delineations as that illustrated in FIG. 4 above. The graph 520 includes one peak 525 that is positioned in the buried insulator layer. In this embodiment, the dopants can be implanted using a single ion implantation process, using a dose sufficient to achieve the peak concentration with an energy level targeted to position the peak within the buried insulator layer and penetrate beyond to form a ground plane in the silicon substrate layer. In addition, the tail of the dopant profile 530 has dopant concentration ranges sufficient to form the screening region and the threshold voltage set region. In one embodiment, the maximum dopant concentration within the ground plane can be substantially equal to the maximum dopant concentration within the screening region.



FIG. 5C is a graph illustrating a dopant concentration profile for an improved SOI transistor 100 in accordance with one embodiment. The improved SOI transistor corresponding to this embodiment includes a threshold voltage set region, and a ground plane, but it does not include a screening region. The graph 540 illustrates ranges of dopant concentration and depth below the gate for the different layers in the improved SOI transistor. In this embodiment, the dopants can be implanted using a single ion implantation process, using a dose sufficient to achieve the peak concentration with an energy level targeted to position the peak within the ground plane region. In this embodiment, the tail of the dopant profile 550 has a dopant concentration range sufficient to set the threshold voltage value, with the high peak concentration portion used for the Ground Plane. In one embodiment, the threshold voltage set region can extend within 30 nm of the buried insulator layer. In one embodiment, the peak dopant concentration can be greater than about 1×1019 atoms/cm3, and the threshold voltage set region dopant concentration can be in the range of 1/50 to ½ of the peak dopant concentration. In certain alternative embodiments, the ground plane has at least 80% of the dopants in the predetermined dopant profile, or the threshold voltage set region has less than 20% of the dopants in the predetermined dopant profile.



FIG. 6 is a graph illustrating a dopant concentration profile for an improved SOI transistor 100 in accordance with one embodiment. The improved SOI transistor corresponding to this embodiment includes a screening region, and a ground plane, but it does not include a threshold voltage set region. The graph 600 includes two peaks 605 and 610, and illustrates ranges of dopant concentration and depth below the gate for the different layers in the improved SOI transistor. The first peak 605 is positioned in the screening region so as to set the threshold voltage for the device, and the second peak 610, in this embodiment having approximately the same dopant concentration as the screening region, is positioned in the ground plane. In this embodiment, the dopants are implanted using a two ion implantation processes, under implant dose and energy conditions sufficient to permit the dopants to form one peak at 605, and to penetrate the buried insulator layer and form the peak dopant concentration to define a ground plane in the silicon substrate layer below the buried insulator layer.



FIG. 7 is a graph illustrating a dopant concentration profile for an improved SOI transistor 100 in accordance with one embodiment. The graph 700 illustrates ranges of dopant concentration and depth below the gate for the different layers in an embodiment of the improved SOI transistor that includes a ground plane, and where the substantially undoped channel, the threshold voltage set region, and the screening region are adjacent to each other as shown in FIG. 7. The graph 700 includes notches 705 and 710 that illustrate the dopant profiles of the different layers that define the substantially undoped channel, the threshold voltage set region, and the screening region. The electrical characteristics of the improved SOI transistor can be determined by the location of the notches 705 and 710. In addition, the graph 700 includes a peak 715 that is positioned under the buried insulator layer to form the ground plane. In this embodiment, the dopants are implanted using a multi-step ion implantation process, under implant dose and energy conditions sufficient to permit the dopants to form one peak between 705 and 710, and another peak within the screening region, and then penetrate the buried insulator layer and form the ground plane in the silicon substrate layer under the buried insulator layer.


An alternative embodiment of the SOI transistor with improved threshold voltage control is illustrated in cross sectional view in FIG. 8. The improved SOI transistor 800 is configured to have reduced noise, improved mobility, and decreased variation in threshold voltage due, in part, to minimization of channel dopants. The improved SOI transistor 800 has various optional and required structures (not shown), including a gate electrode, source, drain, and a gate dielectric that are positioned over a substantially undoped channel 810. Lightly doped drain extensions (LDD) (not shown), can be positioned adjacent to source and drain, extending toward each other, reducing effective length of the substantially undoped channel 810. The alternative embodiment of the improved SOI transistor 800 is formed on a SOI substrate having two buried insulator layers 817 and 820 (a dual BOX SOI substrate), whereas the improved SOI transistor 100 is formed on a SOI substrate having a single buried insulator layer (a single BOX SOI substrate). The improved SOI transistor 800 can be similar to the improved SOI transistor 100 in all other aspects, and the above description of the improved SOI transistor 100 is also applicable to the improved SOI transistor 800. Embodiments of the improved SOI transistor can include a highly doped screening region 812, a threshold voltage set region 811, and a ground plane (not shown). The dual BOX SOI substrate includes a bulk silicon substrate 814, a first buried insulator layer 820, a first silicon overlayer that includes the screening region 812, a second buried insulator layer 817, and a second silicon overlayer that includes the threshold voltage set region 811 and the substantially undoped channel region 810.



FIG. 9 is a graph illustrating a dopant concentration profile for an improved SOI transistor 100 in accordance with one embodiment. The graph 900 illustrates ranges of dopant concentration and depth for the different layers in the improved SOI transistor. The graph 900 includes two peaks 905 and 910 that illustrate the dopant profiles of the different layers that define the substantially undoped channel, the threshold voltage set region, and the screening region. The dopant concentration corresponding to the first peak 905 is lower than the dopant concentration corresponding to the second peak 910. The first peak 905 is positioned in the threshold voltage set region and the second peak 910 is positioned in the screening region such that the concentration of dopants around the first peak 905 forms the threshold voltage set region, and the concentration of dopants around the second peak 910 forms the screening region. The graph 900 illustrates the dopant concentration decaying to low levels in the first buried insulator layer, such that the silicon substrate layer remains substantially undoped and a ground plane is not formed in the silicon substrate layer. In alternative embodiments, the dopant profile associated with the second peak 910 is such that the dopants penetrate through the first buried oxide layer into the silicon substrate layer to form a ground plane. In certain embodiments the dopant profile of graph 900 can be formed as a result of two implantation steps that form the peak dopant concentration 905 and 910 respectively, as well as the adjacent dopant profiles.



FIG. 10 is a graph illustrating a dopant profile for an improved SOI transistor 100 in accordance with one embodiment. The graph 1000 illustrates ranges of dopant concentration and depth for the different layers in the improved SOI transistor. The graph 1000 includes one peak 1005 that is positioned in the screening region. The graph 1000 illustrates the dopant concentration decaying to low levels in the first and second buried insulator layer such that the silicon overlayer and the silicon substrate layer remain substantially undoped. In this embodiment, the improved SOI transistor has a screening region, and it does not have a threshold voltage set region or a ground plane, with the channel region remaining substantially undoped. In alternative embodiments, the dopant profile does not decay to low levels in the second buried insulator layer, and the resulting dopant profile in the silicon overlayer is sufficient to form a threshold voltage set region and a substantially undoped channel layer. In other embodiments, the dopant profile does not decay to low levels in the first buried insulator layer, and the resulting dopant profile in the silicon substrate layer is sufficient to form a ground plane.


In certain embodiments the blanket undoped epitaxial layer can be deposited or grown over the doped regions to provide the channel region for various channel dopant concentration profiles, extending across multiple die and transistor die blocks. Such a blanket epitaxial layer reduces unwanted upward migration of pre-emplaced dopants. In other embodiments, highly doped screening regions, lightly doped threshold voltage setting regions, or other transistor structures can be formed in or adjacent to the epitaxial layer, allowing adjustment of various transistor characteristics, including threshold voltage and leakage current. Embodiments of various structures and manufacturing processes suitable for use in the applications and processes according to the present disclosure are more completely described in U.S. Pat. No. 8,273,617 B2, issued on Sep. 25, 2012, U.S. Pat. No. 8,530,286 B2, issued on Sep. 10, 2013, U.S. Patent Publication No. 2011/0309447 A1 having application Ser. No. 12/971,955 titled “Transistor with Threshold Voltage Set Notch and Method of Fabrication Thereof”, and U.S. Patent Publication No. 2011/0079861 A1 having application Ser. No. 12/895,785 titled “Advanced Transistors With Threshold Voltage Set Dopant Structures”, the disclosures of which are hereby incorporated by reference in their entirety.



FIG. 11 is a side cross sectional view of a semiconductor structure 1150 having a channel stack according to an embodiment. A structure 1150 can include one or more p-type transistor elements (one shown as 100-P) as well as one or more n-type transistor elements (one shown as 100-N). Transistor elements (100-N and 100-P) can have structures like those shown in FIG. 1, or equivalents, with doping types suitable for the conductivity type of the transistor. Like items to those of FIG. 1 are shown with the same reference character but with the “-N” or “-P” indicating transistor conductivity type. Substantially undoped channels 110-N and 110-P can be formed from a common layer, such as a same epitaxial layer. An isolation region 1152 can separate n-type element 100-N from p-type element 100-P.


As will be understood, wafers and die supporting multiple transistor types, including those with and without the described dopant layers and structures are contemplated. Electronic devices that include the disclosed transistor structures or are manufactured in accordance with the disclosed processes can incorporate die configured to operate as “systems on a chip” (SoC), advanced microprocessors, radio frequency, memory, and other die with one or more digital and analog transistor configurations, and are capable of supporting a wide range of applications, including wireless telephones, communication devices, “smart phones”, embedded computers, portable computers, personal computers, servers, and other electronic devices. Electronic devices can optionally include both conventional transistors and transistors as disclosed, either on the same die or connected to other die via motherboard, electrical or optical interconnect, stacking or through used of 3D wafer bonding or packaging. According to the methods and processes discussed herein, a system having a variety of combinations of analog and/or digital transistor devices, channel lengths, and strain or other structures can be produced.


Although the present disclosure has been described in detail with reference to a particular embodiment, it should be understood that various other changes, substitutions, and alterations may be made hereto without departing from the spirit and scope of the appended claims. Numerous other changes, substitutions, variations, alterations, and modifications may be ascertained by those skilled in the art and it is intended that the present disclosure encompass all such changes, substitutions, variations, alterations, and modifications as falling within the spirit and scope of the appended claims. Moreover, the present disclosure is not intended to be limited in any way by any statement in the specification that is not otherwise reflected in the appended claims.

Claims
  • 1. A field effect transistor having a source, drain, and a gate, comprising: a semiconductor substrate, a buried insulator layer positioned on the semiconductor substrate, and a semiconductor overlayer positioned on the buried insulator layer;a low dopant channel region positioned below the gate and between the source and the drain, the low-dopant channel region being further positioned in an upper portion of the semiconductor overlayer; anda plurality of doped regions having a predetermined dopant concentration profile, the plurality of doped regions including a screening region, with the screening region positioned in the semiconductor overlayer below the low dopant channel region, the screening region extending toward the buried insulator layer, the plurality of doped regions further including a threshold voltage set region positioned between the screening region and the low dopant channel, the screening region and the threshold voltage set region having each a peak dopant concentration, the threshold voltage region peak dopant concentration being between 1/50 and ½ of the peak dopant concentration of the screening region.
  • 2. The field effect transistor of claim 1, wherein buried insulator layer is a buried oxide layer.
  • 3. The field effect transistor of claim 1, wherein the peak dopant concentration of the screening region is at least 5×1018 atoms/cm3.
  • 4. The field effect transistor of claim 1, wherein the screening region extends within 5 nm of the buried insulator layer.
  • 5. The field effect transistor of claim 1, wherein the threshold voltage set region extends within 30 nm of the buried insulator layer.
  • 6. The field effect transistor of claim 1, further including a bias tap coupled to the screening region, wherein the bias tap is configured to adjust a threshold voltage of the field effect transistor by application of a bias voltage.
  • 7. The field effect transistor of claim 1, wherein at least the semiconductor overlayer comprises silicon.
  • 8. A field effect transistor having a source, a drain, and a gate, comprising: a substrate including a semiconductor substrate, a buried insulator layer positioned on the semiconductor substrate, and a semiconductor overlayer positioned on the buried insulator layer;a low dopant channel region positioned below the gate and between the source and the drain, the low-dopant channel region being further positioned in an upper portion of the semiconductor overlayer;a screening region positioned in the semiconductor overlayer below the low dopant channel region and above the buried insulator layer; anda threshold voltage set region positioned between the screening region and the low dopant channel,wherein the screening region and the threshold voltage set region are formed by separate dopant implants so that the screening region and the threshold voltage are proximate to and distinct from one another.
  • 9. The field effect transistor of claim 8, wherein the screening region has a peak dopant concentration, the peak dopant concentration being above the buried insulator layer.
  • 10. The field effect transistor of claim 9, wherein the threshold voltage set region has a doping concentration between 1/50 to ½ of the peak dopant concentration.
  • 11. The field effect transistor of claim 9, wherein the peak dopant concentration is at least 1×1019 atoms/cm3.
  • 12. The field effect transistor of claim 8, wherein the threshold voltage set region extends within 30 nm of the buried insulator layer.
  • 13. The field effect transistor of claim 8, further comprising a ground plane positioned below the buried insulator layer.
  • 14. The field effect transistor of claim 8, wherein the threshold voltage set region has less than 20 percent of the dopants in a predetermined dopant concentration profile.
  • 15. The field effect transistor of claim 8, further comprising a bias tap coupled to the screening region, the bias tap configured to adjust a threshold voltage of the field effect transistor by application of a bias voltage.
CROSS-REFERENCE TO RELATED APPLICATIONS

This non-provisional application is a continuation of U.S. Nonprovisional application Ser. No. 13/559,554, now U.S. Pat. No. 8,748,986, filed on Jul. 26, 2012, which claims the benefit of U.S. Provisional Application 61/515,781, entitled, “Electronic Device with Controlled Threshold Voltage”, filed on Aug. 5, 2011, the entireties of which are hereby incorporated by reference.

US Referenced Citations (498)
Number Name Date Kind
3958266 Athanas May 1976 A
4000504 Berger Dec 1976 A
4021835 Etoh et al. May 1977 A
4242691 Kotani et al. Dec 1980 A
4276095 Beilstein, Jr. et al. Jun 1981 A
4315781 Henderson Feb 1982 A
4518926 Swanson May 1985 A
4559091 Allen et al. Dec 1985 A
4578128 Mundt et al. Mar 1986 A
4617066 Vasudev Oct 1986 A
4662061 Malhi May 1987 A
4761384 Neppl et al. Aug 1988 A
4780748 Cunningham et al. Oct 1988 A
4819043 Yazawa et al. Apr 1989 A
4885477 Bird et al. Dec 1989 A
4908681 Nishida et al. Mar 1990 A
4945254 Robbins Jul 1990 A
4956311 Liou et al. Sep 1990 A
5034337 Mosher et al. Jul 1991 A
5144378 Hikosaka Sep 1992 A
5156989 Williams et al. Oct 1992 A
5156990 Mitchell Oct 1992 A
5166765 Lee et al. Nov 1992 A
5208473 Komori et al. May 1993 A
5294821 Iwamatsu Mar 1994 A
5298763 Shen et al. Mar 1994 A
5369288 Usuki Nov 1994 A
5373186 Schubert et al. Dec 1994 A
5384476 Nishizawa et al. Jan 1995 A
5426328 Yilmaz et al. Jun 1995 A
5444008 Han et al. Aug 1995 A
5552332 Tseng et al. Sep 1996 A
5559368 Hu et al. Sep 1996 A
5608253 Liu et al. Mar 1997 A
5622880 Burr et al. Apr 1997 A
5624863 Helm et al. Apr 1997 A
5625568 Edwards et al. Apr 1997 A
5641980 Yamaguchi et al. Jun 1997 A
5663583 Matloubian et al. Sep 1997 A
5712501 Davies et al. Jan 1998 A
5719422 Burr et al. Feb 1998 A
5726488 Watanabe et al. Mar 1998 A
5726562 Mizuno Mar 1998 A
5731626 Eaglesham et al. Mar 1998 A
5736419 Naem Apr 1998 A
5753555 Hada May 1998 A
5754826 Gamal et al. May 1998 A
5756365 Kakumu May 1998 A
5763921 Okumura et al. Jun 1998 A
5780899 Hu et al. Jul 1998 A
5847419 Imai et al. Dec 1998 A
5856003 Chiu Jan 1999 A
5861334 Rho Jan 1999 A
5877049 Liu et al. Mar 1999 A
5885876 Dennen Mar 1999 A
5889315 Farrenkopf et al. Mar 1999 A
5895954 Yasumura et al. Apr 1999 A
5899714 Farrenkopf et al. May 1999 A
5918129 Fulford, Jr. et al. Jun 1999 A
5923067 Voldman Jul 1999 A
5923987 Burr Jul 1999 A
5936868 Hall Aug 1999 A
5946214 Heavlin Aug 1999 A
5985705 Seliskar Nov 1999 A
5989963 Luning et al. Nov 1999 A
6001695 Wu Dec 1999 A
6020227 Bulucea Feb 2000 A
6043139 Eaglesham et al. Mar 2000 A
6060345 Hause et al. May 2000 A
6060364 Maszara et al. May 2000 A
6066533 Yu May 2000 A
6072217 Burr Jun 2000 A
6087210 Sohn Jul 2000 A
6087691 Hamamoto Jul 2000 A
6088518 Hsu Jul 2000 A
6091286 Blauschild Jul 2000 A
6096611 Wu Aug 2000 A
6103562 Son et al. Aug 2000 A
6121153 Kikkawa Sep 2000 A
6147383 Kuroda Nov 2000 A
6153920 Gossmann et al. Nov 2000 A
6157073 Lehongres Dec 2000 A
6175582 Naito et al. Jan 2001 B1
6184112 Maszara et al. Feb 2001 B1
6190979 Radens et al. Feb 2001 B1
6194259 Nayak et al. Feb 2001 B1
6198157 Ishida et al. Mar 2001 B1
6218892 Soumyanath et al. Apr 2001 B1
6218895 De et al. Apr 2001 B1
6221724 Yu et al. Apr 2001 B1
6229188 Aoki et al. May 2001 B1
6232164 Tsai et al. May 2001 B1
6235597 Miles May 2001 B1
6245618 An et al. Jun 2001 B1
6268640 Park et al. Jul 2001 B1
6271070 Kotani et al. Aug 2001 B2
6271551 Schmitz et al. Aug 2001 B1
6288429 Iwata et al. Sep 2001 B1
6297132 Zhang et al. Oct 2001 B1
6300177 Sundaresan et al. Oct 2001 B1
6313489 Letavic et al. Nov 2001 B1
6319799 Ouyang et al. Nov 2001 B1
6320222 Forbes et al. Nov 2001 B1
6323525 Noguchi et al. Nov 2001 B1
6326666 Bernstein et al. Dec 2001 B1
6335233 Cho et al. Jan 2002 B1
6358806 Puchner Mar 2002 B1
6380019 Yu et al. Apr 2002 B1
6391752 Colinge et al. May 2002 B1
6426260 Hshieh Jul 2002 B1
6426279 Huster et al. Jul 2002 B1
6432754 Assaderaghi et al. Aug 2002 B1
6444550 Hao et al. Sep 2002 B1
6444551 Ku et al. Sep 2002 B1
6449749 Stine Sep 2002 B1
6461920 Shirahata et al. Oct 2002 B1
6461928 Rodder Oct 2002 B2
6472278 Marshall et al. Oct 2002 B1
6482714 Hieda et al. Nov 2002 B1
6489224 Burr Dec 2002 B1
6492232 Tang et al. Dec 2002 B1
6500739 Wang et al. Dec 2002 B1
6503801 Rouse et al. Jan 2003 B1
6503805 Wang et al. Jan 2003 B2
6506640 Ishida et al. Jan 2003 B1
6518623 Oda et al. Feb 2003 B1
6521470 Lin et al. Feb 2003 B1
6534373 Yu Mar 2003 B1
6541328 Whang et al. Apr 2003 B2
6541829 Nishinohara et al. Apr 2003 B2
6548842 Bulucea et al. Apr 2003 B1
6551885 Yu Apr 2003 B1
6552377 Yu Apr 2003 B1
6573129 Hoke et al. Jun 2003 B2
6576535 Drobny et al. Jun 2003 B2
6600200 Lustig et al. Jul 2003 B1
6620671 Wang et al. Sep 2003 B1
6624488 Kim Sep 2003 B1
6627473 Oikawa et al. Sep 2003 B1
6630710 Augusto Oct 2003 B1
6660605 Liu Dec 2003 B1
6662350 Fried et al. Dec 2003 B2
6667200 Sohn et al. Dec 2003 B2
6670260 Yu et al. Dec 2003 B1
6693333 Yu Feb 2004 B1
6730568 Sohn May 2004 B2
6737724 Hieda et al. May 2004 B2
6743291 Ang et al. Jun 2004 B2
6743684 Liu Jun 2004 B2
6751519 Satya et al. Jun 2004 B1
6753230 Sohn et al. Jun 2004 B2
6760900 Rategh et al. Jul 2004 B2
6770944 Nishinohara et al. Aug 2004 B2
6787424 Yu Sep 2004 B1
6797553 Adkisson et al. Sep 2004 B2
6797602 Kluth et al. Sep 2004 B1
6797994 Hoke et al. Sep 2004 B1
6808004 Kamm et al. Oct 2004 B2
6808994 Wang Oct 2004 B1
6813750 Usami et al. Nov 2004 B2
6821825 Todd et al. Nov 2004 B2
6821852 Rhodes Nov 2004 B2
6822297 Nandakumar et al. Nov 2004 B2
6831292 Currie et al. Dec 2004 B2
6835639 Rotondaro et al. Dec 2004 B2
6852602 Kanzawa et al. Feb 2005 B2
6852603 Chakravarthi et al. Feb 2005 B2
6881641 Wieczorek et al. Apr 2005 B2
6881987 Sohn Apr 2005 B2
6891439 Jachne et al. May 2005 B2
6893947 Martinez et al. May 2005 B2
6900519 Cantell et al. May 2005 B2
6901564 Stine et al. May 2005 B2
6916698 Mocuta et al. Jul 2005 B2
6917237 Tschanz et al. Jul 2005 B1
6927463 Iwata et al. Aug 2005 B2
6928128 Sidiropoulos Aug 2005 B1
6930007 Bu et al. Aug 2005 B2
6930360 Yamauchi et al. Aug 2005 B2
6957163 Ando Oct 2005 B2
6963090 Passlack et al. Nov 2005 B2
6995397 Yamashita et al. Feb 2006 B2
7002214 Boyd et al. Feb 2006 B1
7008836 Algotsson et al. Mar 2006 B2
7013359 Li Mar 2006 B1
7015546 Herr et al. Mar 2006 B2
7015741 Tschanz et al. Mar 2006 B2
7022559 Barnak et al. Apr 2006 B2
7036098 Eleyan et al. Apr 2006 B2
7038258 Liu et al. May 2006 B2
7039881 Regan May 2006 B2
7045456 Murto et al. May 2006 B2
7057216 Ouyang et al. Jun 2006 B2
7061058 Chakravarthi et al. Jun 2006 B2
7064039 Liu Jun 2006 B2
7064399 Babcock et al. Jun 2006 B2
7071103 Chan et al. Jul 2006 B2
7078325 Curello et al. Jul 2006 B2
7078776 Nishinohara et al. Jul 2006 B2
7089513 Bard et al. Aug 2006 B2
7089515 Hanafi et al. Aug 2006 B2
7091093 Noda et al. Aug 2006 B1
7105399 Dakshina-Murthy et al. Sep 2006 B1
7109099 Tan et al. Sep 2006 B2
7119381 Passlack Oct 2006 B2
7122411 Mouli Oct 2006 B2
7127687 Signore Oct 2006 B1
7132323 Haensch et al. Nov 2006 B2
7169675 Tan et al. Jan 2007 B2
7170120 Datta et al. Jan 2007 B2
7176137 Perng et al. Feb 2007 B2
7186598 Yamauchi et al. Mar 2007 B2
7189627 Wu et al. Mar 2007 B2
7199430 Babcock et al. Apr 2007 B2
7202517 Dixit et al. Apr 2007 B2
7208354 Bauer Apr 2007 B2
7211871 Cho May 2007 B2
7221021 Wu et al. May 2007 B2
7223646 Miyashita et al. May 2007 B2
7226833 White et al. Jun 2007 B2
7226843 Weber et al. Jun 2007 B2
7230680 Fujisawa et al. Jun 2007 B2
7235822 Li Jun 2007 B2
7256639 Koniaris et al. Aug 2007 B1
7259428 Inaba Aug 2007 B2
7260562 Czajkowski et al. Aug 2007 B2
7294877 Rueckes et al. Nov 2007 B2
7297994 Wieczorek et al. Nov 2007 B2
7301208 Handa et al. Nov 2007 B2
7304350 Misaki Dec 2007 B2
7307471 Gammie et al. Dec 2007 B2
7312500 Miyashita et al. Dec 2007 B2
7323754 Ema et al. Jan 2008 B2
7332439 Lindert et al. Feb 2008 B2
7348629 Chu et al. Mar 2008 B2
7354833 Liaw Apr 2008 B2
7380225 Joshi et al. May 2008 B2
7398497 Sato et al. Jul 2008 B2
7402207 Besser et al. Jul 2008 B1
7402872 Murthy et al. Jul 2008 B2
7416605 Zollner et al. Aug 2008 B2
7427788 Li et al. Sep 2008 B2
7442971 Wirbeleit et al. Oct 2008 B2
7449733 Inaba et al. Nov 2008 B2
7462908 Bol et al. Dec 2008 B2
7469164 Du-Nour Dec 2008 B2
7470593 Rouh et al. Dec 2008 B2
7485536 Jin et al. Feb 2009 B2
7487474 Ciplickas et al. Feb 2009 B2
7491988 Tolchinsky et al. Feb 2009 B2
7494861 Chu et al. Feb 2009 B2
7496862 Chang et al. Feb 2009 B2
7496867 Turner et al. Feb 2009 B2
7498637 Yamaoka et al. Mar 2009 B2
7501324 Babcock et al. Mar 2009 B2
7503020 Allen et al. Mar 2009 B2
7507999 Kusumoto et al. Mar 2009 B2
7514766 Yoshida Apr 2009 B2
7521323 Surdeanu et al. Apr 2009 B2
7531393 Doyle et al. May 2009 B2
7531836 Liu et al. May 2009 B2
7538364 Twynam May 2009 B2
7538412 Schulze et al. May 2009 B2
7562233 Sheng et al. Jul 2009 B1
7564105 Chi et al. Jul 2009 B2
7566600 Mouli Jul 2009 B2
7569456 Ko et al. Aug 2009 B2
7586322 Xu et al. Sep 2009 B1
7592241 Takao Sep 2009 B2
7595243 Bulucea et al. Sep 2009 B1
7598142 Ranade et al. Oct 2009 B2
7605041 Ema et al. Oct 2009 B2
7605060 Meunier-Beillard et al. Oct 2009 B2
7605429 Bernstein et al. Oct 2009 B2
7608496 Chu Oct 2009 B2
7615802 Elpelt et al. Nov 2009 B2
7622341 Chudzik et al. Nov 2009 B2
7638380 Pearce Dec 2009 B2
7642140 Bae et al. Jan 2010 B2
7644377 Saxe et al. Jan 2010 B1
7645665 Kubo et al. Jan 2010 B2
7651920 Siprak Jan 2010 B2
7655523 Babcock et al. Feb 2010 B2
7673273 Madurawae et al. Mar 2010 B2
7675126 Cho Mar 2010 B2
7675317 Perisetty Mar 2010 B2
7678638 Chu et al. Mar 2010 B2
7681628 Joshi et al. Mar 2010 B2
7682887 Dokumaci et al. Mar 2010 B2
7683442 Burr et al. Mar 2010 B1
7696000 Liu et al. Apr 2010 B2
7704822 Jeong Apr 2010 B2
7704844 Zhu et al. Apr 2010 B2
7709828 Braithwaite et al. May 2010 B2
7723750 Zhu et al. May 2010 B2
7737472 Kondo et al. Jun 2010 B2
7741138 Cho Jun 2010 B2
7741200 Cho et al. Jun 2010 B2
7745270 Shah et al. Jun 2010 B2
7750374 Capasso et al. Jul 2010 B2
7750381 Hokazono et al. Jul 2010 B2
7750405 Nowak Jul 2010 B2
7750682 Bernstein et al. Jul 2010 B2
7755144 Li et al. Jul 2010 B2
7755146 Helm et al. Jul 2010 B2
7759206 Luo et al. Jul 2010 B2
7759714 Itoh et al. Jul 2010 B2
7761820 Berger et al. Jul 2010 B2
7781800 Chen et al. Aug 2010 B2
7795677 Bangsaruntip et al. Sep 2010 B2
7808045 Kawahara et al. Oct 2010 B2
7808410 Kim et al. Oct 2010 B2
7811873 Mochizuki Oct 2010 B2
7811881 Cheng et al. Oct 2010 B2
7818702 Mandelman et al. Oct 2010 B2
7821066 Lebby et al. Oct 2010 B2
7829402 Matocha et al. Nov 2010 B2
7831873 Trimberger et al. Nov 2010 B1
7846822 Seebauer et al. Dec 2010 B2
7855118 Hoentschel et al. Dec 2010 B2
7859013 Chen et al. Dec 2010 B2
7863163 Bauer Jan 2011 B2
7867835 Lee et al. Jan 2011 B2
7883977 Babcock et al. Feb 2011 B2
7888205 Herner et al. Feb 2011 B2
7888747 Hokazono Feb 2011 B2
7895546 Lahner et al. Feb 2011 B2
7897495 Ye et al. Mar 2011 B2
7906413 Cardone et al. Mar 2011 B2
7906813 Kato Mar 2011 B2
7910419 Fenouillet-Beranger et al. Mar 2011 B2
7919791 Flynn et al. Apr 2011 B2
7926018 Moroz et al. Apr 2011 B2
7935984 Nakano May 2011 B2
7941776 Majumder et al. May 2011 B2
7945800 Gomm et al. May 2011 B2
7948008 Liu et al. May 2011 B2
7952147 Ueno et al. May 2011 B2
7960232 King et al. Jun 2011 B2
7960238 Kohli et al. Jun 2011 B2
7968400 Cai Jun 2011 B2
7968411 Williford Jun 2011 B2
7968440 Seebauer Jun 2011 B2
7968459 Bedell et al. Jun 2011 B2
7989900 Haensch et al. Aug 2011 B2
7994573 Pan Aug 2011 B2
8004024 Furukawa et al. Aug 2011 B2
8012827 Yu et al. Sep 2011 B2
8029620 Kim et al. Oct 2011 B2
8039332 Bernard et al. Oct 2011 B2
8046598 Lee Oct 2011 B2
8048791 Hargrove et al. Nov 2011 B2
8048810 Tsai et al. Nov 2011 B2
8051340 Cranford, Jr. et al. Nov 2011 B2
8053340 Colombeau et al. Nov 2011 B2
8063466 Kurita Nov 2011 B2
8067279 Sadra et al. Nov 2011 B2
8067280 Wang et al. Nov 2011 B2
8067302 Li Nov 2011 B2
8076719 Zeng et al. Dec 2011 B2
8097529 Krull et al. Jan 2012 B2
8103983 Agarwal et al. Jan 2012 B2
8105891 Yeh et al. Jan 2012 B2
8106424 Schruefer Jan 2012 B2
8106481 Rao Jan 2012 B2
8110487 Griebenow et al. Feb 2012 B2
8114761 Mandrekar et al. Feb 2012 B2
8119482 Bhalla et al. Feb 2012 B2
8120069 Hynecek Feb 2012 B2
8129246 Babcock et al. Mar 2012 B2
8129797 Chen et al. Mar 2012 B2
8134159 Hokazono Mar 2012 B2
8143120 Kerr et al. Mar 2012 B2
8143124 Challa et al. Mar 2012 B2
8143678 Kim et al. Mar 2012 B2
8148774 Mori et al. Apr 2012 B2
8163619 Yang et al. Apr 2012 B2
8169002 Chang et al. May 2012 B2
8170857 Joshi et al. May 2012 B2
8173499 Chung et al. May 2012 B2
8173502 Yan et al. May 2012 B2
8176461 Trimberger May 2012 B1
8178430 Kim et al. May 2012 B2
8179530 Levy et al. May 2012 B2
8183096 Wirbeleit May 2012 B2
8183107 Mathur et al. May 2012 B2
8185865 Gupta et al. May 2012 B2
8187959 Pawlak et al. May 2012 B2
8188542 Yoo et al. May 2012 B2
8196545 Kurosawa Jun 2012 B2
8201122 Dewey, III et al. Jun 2012 B2
8214190 Joshi et al. Jul 2012 B2
8217423 Liu et al. Jul 2012 B2
8225255 Ouyang et al. Jul 2012 B2
8227307 Chen et al. Jul 2012 B2
8236661 Dennard et al. Aug 2012 B2
8239803 Kobayashi Aug 2012 B2
8247300 Babcock et al. Aug 2012 B2
8255843 Chen et al. Aug 2012 B2
8258026 Bulucea Sep 2012 B2
8266567 El Yahyaoui et al. Sep 2012 B2
8286180 Foo Oct 2012 B2
8288798 Passlack Oct 2012 B2
8299562 Li et al. Oct 2012 B2
8324059 Guo et al. Dec 2012 B2
20010014495 Yu Aug 2001 A1
20020042184 Nandakumar et al. Apr 2002 A1
20030006415 Yokogawa et al. Jan 2003 A1
20030047763 Hieda et al. Mar 2003 A1
20030122203 Nishinohara Jul 2003 A1
20030173626 Burr Sep 2003 A1
20030183856 Wieczorek et al. Oct 2003 A1
20030215992 Sohn et al. Nov 2003 A1
20040075118 Heinemann et al. Apr 2004 A1
20040075143 Bae et al. Apr 2004 A1
20040084731 Matsuda et al. May 2004 A1
20040087090 Grudowski et al. May 2004 A1
20040126947 Sohn Jul 2004 A1
20040175893 Vatus et al. Sep 2004 A1
20040180488 Lee Sep 2004 A1
20050042841 Boyd et al. Feb 2005 A1
20050106824 Alberto et al. May 2005 A1
20050116282 Pattanayak et al. Jun 2005 A1
20050250289 Babcock et al. Nov 2005 A1
20050280075 Ema et al. Dec 2005 A1
20060022270 Boyd et al. Feb 2006 A1
20060049464 Rao Mar 2006 A1
20060068555 Zhu et al. Mar 2006 A1
20060068586 Pain Mar 2006 A1
20060071278 Takao Apr 2006 A1
20060154428 Dokumaci Jul 2006 A1
20060197158 Babcock et al. Sep 2006 A1
20060203581 Joshi et al. Sep 2006 A1
20060220114 Miyashita et al. Oct 2006 A1
20060223248 Venugopal et al. Oct 2006 A1
20070040222 Van Camp et al. Feb 2007 A1
20070117326 Tan et al. May 2007 A1
20070158790 Rao Jul 2007 A1
20070212861 Chidambarrao et al. Sep 2007 A1
20070238253 Tucker Oct 2007 A1
20080067589 Ito et al. Mar 2008 A1
20080108208 Arevalo et al. May 2008 A1
20080135924 Lebby et al. Jun 2008 A1
20080169493 Lee et al. Jul 2008 A1
20080169516 Chung Jul 2008 A1
20080197439 Goerlach et al. Aug 2008 A1
20080227250 Ranade et al. Sep 2008 A1
20080237661 Ranade et al. Oct 2008 A1
20080258198 Bojarczuk et al. Oct 2008 A1
20080272409 Sonkusale et al. Nov 2008 A1
20090057746 Sugll et al. Mar 2009 A1
20090108350 Cai et al. Apr 2009 A1
20090134468 Tsuchiya et al. May 2009 A1
20090224319 Kohli Sep 2009 A1
20090302388 Cai et al. Dec 2009 A1
20090309140 Khamankar et al. Dec 2009 A1
20090311834 Fenouillet-Beranger et al. Dec 2009 A1
20090311836 Cartier et al. Dec 2009 A1
20090311837 Kapoor Dec 2009 A1
20090321849 Miyamura et al. Dec 2009 A1
20100012988 Yang et al. Jan 2010 A1
20100038724 Anderson et al. Feb 2010 A1
20100100856 Mittal Apr 2010 A1
20100148153 Hudait et al. Jun 2010 A1
20100149854 Vora Jun 2010 A1
20100187641 Zhu et al. Jul 2010 A1
20100207182 Paschal Aug 2010 A1
20100270600 Inukai et al. Oct 2010 A1
20110059588 Kang Mar 2011 A1
20110073961 Dennard et al. Mar 2011 A1
20110074498 Thompson et al. Mar 2011 A1
20110079860 Verhulst Apr 2011 A1
20110079861 Shifren et al. Apr 2011 A1
20110095811 Chi et al. Apr 2011 A1
20110121404 Shifren et al. May 2011 A1
20110147828 Murthy et al. Jun 2011 A1
20110169082 Zhu et al. Jul 2011 A1
20110175170 Wang et al. Jul 2011 A1
20110180880 Chudzik et al. Jul 2011 A1
20110193164 Zhu Aug 2011 A1
20110212590 Wu et al. Sep 2011 A1
20110230039 Mowry et al. Sep 2011 A1
20110242921 Tran et al. Oct 2011 A1
20110248352 Shifren et al. Oct 2011 A1
20110294278 Eguchi et al. Dec 2011 A1
20110309447 Arghavani et al. Dec 2011 A1
20120021594 Gurtej et al. Jan 2012 A1
20120034745 Colombeau et al. Feb 2012 A1
20120056275 Cai et al. Mar 2012 A1
20120065920 Nagumo et al. Mar 2012 A1
20120108050 Chen et al. May 2012 A1
20120132998 Kwon et al. May 2012 A1
20120138953 Cai et al. Jun 2012 A1
20120146155 Hoentschel et al. Jun 2012 A1
20120167025 Gillespie et al. Jun 2012 A1
20120187491 Zhu et al. Jul 2012 A1
20120190177 Kim et al. Jul 2012 A1
20120223363 Kronholz et al. Sep 2012 A1
Foreign Referenced Citations (13)
Number Date Country
0274278 Jul 1988 EP
0312237 Apr 1989 EP
0531621 Mar 1993 EP
0683515 Nov 1995 EP
0889502 Jan 1999 EP
1450394 Aug 2004 EP
59193066 Jan 1984 JP
4186774 Mar 1992 JP
8288508 Jan 1996 JP
8153873 Jun 1996 JP
2004087671 Mar 2004 JP
10-0794094 Jul 2003 KR
2011062788 May 2011 WO
Non-Patent Literature Citations (40)
Entry
Banerjee et al., “Compensating Non-Optical Effects using Electrically-Driven Optical Proximity Correction”, Proc. of SPIE, vol. 7275, 2009.
Cheng et al., “Extremely Thin SOI (ETSOI) CMOS with Record Low Variability for Low Power System-on-Chip Applications”, IEDM 2009, Dec. 2009.
Cheng et al., “Fully Depleted Extremely Thin SOI Technology Fabricated by a Novel Integration Scheme Featuring Implant-Free, Zero-Silicon-Loss, and Faceted Raised Source/Drain”, 2009 Symposium on VLSI Technology Digest of Technical Papers, 2009.
Drennan et al., “Implications of Proximity Effects for Analog Design”, Custom Integrated Circuits Conference, 2006, CICC '06, IEEE, Sep. 10-13, 2006, pp. 169-176.
Hook et al., “Lateral Ion Implant Straggle and Mask Proximity Effect”, IEEE Transactions on Electron Devices, vol. 50, No. 9, Sep. 2003.
Hori et al., “A 0.1 um CMOS with a Step Channel Profile Formed by Ultra High Vacuum CVD and In-Situ Doped Ions”, IEDM 1993, May 12, 1993.
Matsuhashi et al., “High-Performance Double-Layer Epitaxial-Channel PMOSFET Compatible with a Single Gate CMOSFET”, 1996 Symposium on VLSI Technology Digest of Technical Papers, 1996.
Shag et al., “Boron diffusion in silicon: the anomalies and control by point defect engineering”, Materials Science and Engineering R 42 (2003), Nov. 2003, pp. 65-114.
Sheu et al., “Modeling the Well-Edge Proximity Effect in Highly Scaled MOSFETs”, IEEE Transactions on Electron Devices, vol. 53, No. 11, Nov. 2006, pp. 2792-2798.
Abiko, H et al., “A Channel Engineering Combined with Channel Epitaxy Optimization and TED Suppression for 0.15μm n-n Gate CMOS Technology”, 1995 Symposium on VLSI Technology Digest of Technical Papers, 1995, pp. 23-24.
Chau, R et al., “A 50nm Depleted-Substrate CMOS Transistor (DST)”, Electron Device Meeting 2001, IEDM Technical Digest, IEEE International, 2001, pp. 29.1.1-29.1.4.
Ducroquet, F et al. “Fully Depleted Silicon-On-Insulator nMOSFETs with Tensile Strained High Carbon Content Si1-yCy Channel”, 2006, ECS 210th Meeting, Abstract 1033.
Ernst, T et al., “Nanoscaled MOSFET Transistors on Strained Si, SiGe, Ge Layers: Some Integration and Electrical Properties Features”, 2006, ECS Trans. 2006, vol. 3, Issue 7, pp. 947-961.
Goesele, U et al., Diffusion Engineering by Carbon in Silicon, 2000, Mat. Res. Soc. Symp. vol. 610.
Hokazono, A et al., “Steep Channel & Halo Profiles Utilizing Boron-Diffusion-Barrier Layers (Si:C) for 32 nm Node and Beyond”, 2008, 2008 Symposium on VLSI Technology Digest of Technical Papers, pp. 112-113.
Hokazono, A et al., “Steep Channel Profiles in n/pMOS Controlled by Boron-Doped Si:C Layers for Continual Bulk-CMOS Scaling”, 2009, IEDM09-676 Symposium, pp. 29.1.1-29.1.4.
Holland, OW and Thomas, DK “A Method to Improve Activation of Implanted Dopants in SiC”, 2001, Oak Ridge National Laboratory, Oak Ridge, TN.
Kotaki, H., et al., “Novel Bulk Dynamic Threshold Voltage MOSFET (B-DTMOS) with Advanced Isolation (SITOS) and Gate to Shallow-Well Contact (SSS-C) Processes for Ultra Low Power Dual Gate CMOS”, 1996, IEDM 96, pp. 459-462.
Lavéant, P. “Incorporation, Diffusion and Agglomeration of Carbon in Silicon”, 2002, Solid State Phenomena, vols. 82-84, pp. 189-194.
Noda, K et al., “A 0.1-μm Delta-Doped MOSFET Fabricated with Post-Low-Energy Implanting Selective Epitaxy”, Apr. 1998, IEEE Transactions on Electron Devices, vol. 45, No. 4, pp. 809-814.
Ohguro, T et al., “An 0.18-μm CMOS for Mixed Digital and Analog Aplications with Zero-Volt-Vth Epitaxial-Channel MOSFET's”, Jul. 1999, IEEE Transactions on Electron Devices, vol. 46, No. 7, pp. 1378 -1383.
Pinacho, R et al., “Carbon in Silicon: Modeling of Diffusion and Clustering Mechanisms”, Aug. 2002, Journal of Applied Physics, vol. 92, No. 3, pp. 1582-1588.
Robertson, LS et al., “The Effect of Impurities on Diffusion and Activation of Ion Implanted Boron in Silicon”, 2000, Mat. Res. Soc. Symp. vol. 610.
Scholz, R et al., “Carbon-Induced Undersaturation of Silicon Self-Interstitials”, Jan. 1998, Appl. Phys. Lett. 72(2), pp. 200-202.
Scholz, RF et al., “The Contribution of Vacancies to Carbon Out-Diffusion in Silicon”, Jan. 1999,Appl. Phys. Lett., vol. 74, No. 3, pp. 392-394.
Stolk, PA et al., “Physical Mechanisms of Transient Enhanced Dopant Diffusion in Ion-Implanted Silicon”, May 1997, J. Appl. Phys. 81(9), pp. 6031-6050.
Thompson, S et al., “MOS Scaling: Transistor Challenges for the 21st Century”, 1998, Intel Technology Journal Q3' 1998, pp. 1-19.
Wann, C. et al., “Channel Profile Optimization and Device Design for Low-Power High-Performance Dynamic-Threshold MOSFET”, 1996, IEDM 96, pp. 113-116.
English Abstract of JP2004087671 submitted herewith.
English Abstract of JP4186774 submitted herewith.
English Abstract of JP59193066 submitted herewith.
English Abstract of JP8153873 submitted herewith.
English Abstract of JP8288508 submitted herewith.
English Translation of JP8288508 submitted herewith.
Komaragiri, R. et al., “Depletion-Free Poly Gate Electrode Architecture for Sub 100 Nanometer CMOS Devices with High-K Gate Dielectrics”, IEEE IEDM Tech Dig., San Francisco CA, 833-836, Dec. 13-15, 2004.
Samsudin, K et al., “Integrating Intrinsic Parameter Fluctuation Description into BSIMSOI to Forecast sub-15nm UTB SOI based 6T SRAM Operation”, Solid-State Electronics (50), pp. 86-93.
Machine Translation of KR 10-0794094 Submitted herewith.
Werner, P et al., “Carbon Diffusion in Silicon”, Oct. 1998, Applied Physics Letters, vol. 73, No. 17, pp. 2465-2467.
Yan, Ran-Hong et al., “Scaling the Si MOSFET: From Bulk to SOI to Bulk”, Jul. 1992, IEEE Transactions on Electron Devices, vol. 39, No. 7.
Wong, H et al., “Nanoscale CMOS”, Apr. 1999, Proceedings of the IEEE, vol. 87, No. 4, pp. 537-570.
Provisional Applications (1)
Number Date Country
61515781 Aug 2011 US
Continuations (1)
Number Date Country
Parent 13559554 Jul 2012 US
Child 14292806 US