The present invention relates to an electronic device, and more particularly to an electronic device having an array substrate with electrostatic discharge (ESD) protection.
Electrostatic discharge (ESD) damage is a well known phenomenon affecting the fabrication of thin film transistor (TFT) arrays. ESD primarily occurs because TFTs are formed on an insulating substrate, such as glass, and the source and drain electrodes, formed of a conducting material, may charge to very high voltages. Additionally, because peripheral circuits to which the TFT array is to be connected are generally not formed on the same substrate as the TFT array, the gate and source lines must extend sufficiently from the TFT array to allow connections of the peripheral circuits to the TFT array via wire bonding pads. Any static charge picked up by the gate and source lines is transferred to the gate and source electrodes of the TFTs as well as to the intersecting nodes of the gate and source lines where the static charge is held. If the static charge reaches a high enough level, the dielectric gate insulating layer between the gate and source electrodes may break down. Even if this break down can be avoided, the voltage differential between the gate and source electrodes or gate and drain electrodes caused by the held static charge may cause the threshold voltage of the TFT to shift in either a positive or negative direction.
Recently, attention has focused on the problems resulting from ESD damage particularly in active matrix flat panel displays, such as LCDs. It is now believed that ESD damage is also caused by equipment related problems during fabrication, handling and testing of these types of devices. The trends to use higher throughput equipment with higher speed substrate handling as well as to downscale during the fabrication process to reduce metal line width and reduce parasitic capacitance in the TFTs has resulted in reduced ESD immunity.
Hence, there is a need for a better TFT array structure with ESD protection for forming electronic devices with ESD protection.
In accordance with various embodiments, there is an array substrate with electrostatic discharge (ESD) protection. The array substrate comprises a substrate, a plurality of conductive segments overlying the substrate, wherein at least one of the plurality of conductive segments is disposed between every two conductive lines of the plurality of conductive lines, and wherein each conductive segment is electrically isolated from the conductive lines.
In accordance with various embodiments, there is a display device with electrostatic discharge (ESD) protection. The display device comprises a display panel, and a controller coupled to and driving the display panel to render an image in accordance with an input. The display panel comprises a substrate, a plurality of conductive lines overlying the substrate along a first direction, and a plurality of conductive segments overlying the substrate, wherein at least one of the plurality of conductive segments is disposed between every two conductive lines of the plurality of conductive lines, and wherein each conductive segment is electrically isolated from the conductive lines.
In accordance with various embodiments, there is a method for fabricating an array substrate with electrostatic discharge (ESD) protection. The method comprises the steps of providing a substrate and forming a plurality of gate lines connected by a first conductive line over the substrate. An interlayer dielectric layer is then formed overlying the gate lines and the first conductive line and a plurality of contact holes are then formed in the interlayer dielectric layer overlying the first conductive layer, wherein the contact holes expose portions of the underlying first conductive line between every two gate lines. Next, a conductive layer is formed over the substrate and in the contact holes. The conductive layer and the first conductive line underlying the contact holes are then defined to form a plurality of data lines overlying the gate lines and at least one conducive segment over the substrate between every two the gate lines.
It is to be understood that both the foregoing general description and the following detailed description are exemplary and explanatory only and are not restrictive of the invention, as claimed.
The accompanying drawings, which are incorporated in and constitute a part of this specification, illustrate several embodiments of the invention and together with the description, serve to explain the principles of the invention.
Embodiments of the present invention can be more fully understood by reading the subsequent detailed description and examples with references made to the accompanying drawings, wherein:
a-2d are cross sectional views along line A-A′ of
a-3d are cross sectional views along line B-B′ of
Reference will now be made in detail to exemplary embodiments of the invention, examples of which are illustrated in the accompanying drawings. It should be noted that the drawings are schematic and relative dimensions and proportions of parts of the cross sections and circuit layout have been exaggerated or reduced in size for the sake of clarity. The same reference symbols are generally used to refer to corresponding or similar features in different embodiments. In addition, expressions such as “overlying the substrate”, “above the layer”, or “on the film” simply denote a relative positional relationship with respect to the surface of the base layer in this specification, regardless of the existence of intermediate layers. Accordingly, these expressions may indicate not only the direct contact of layers, but also, a non-contact state of one or more laminated layers.
In
Array substrate 1 can include a plurality of pixel regions 12 formed over a substrate 10, defined by a plurality of gate lines 14 overlying substrate 10 in a row direction and a plurality of data lines 16 overlying substrate 10 in a column direction. Here, pixel regions 12 can be formed within a display area D and each pixel region 12 can comprise a thin film transistor (TFT) region 18 electrically connected to gate line 14 and a display region 20 electrically connected thereto. Normally, but not necessarily, a common electrode 22 can be formed between two adjacent gate lines 14 along the row direction and underlying each display region 20. The portion of the common electrode 22 underlying the pixel region 12 can function as a bottom electrode for forming a storage capacitor (not shown).
Moreover, a conductive segment 24 can be formed over the substrate 10 between two adjacent gate lines 14 within a s non-display area ND and isolated by the openings OP formed therebetween. The conductive segment 24 can be also formed over the substrate 10 between the common electrode 22 and the adjacent gate line 14 thereof, substantially arranged in a line. In addition, each gate line 14 and each common electrode 22 in the non-display area ND may include a pair of conductive fins 14a and 22a, respectively. The pair of conductive fins 14a can include a first fin that extends from a first side of each gate line 14 and a second fin that extends from a second side of each gate line 14, as shown in
Fabrication of conductive fins 14a, 22a, and conductive segments 24 in
In
In
In
In
In
During the patterning of second conductive layer 112, second conductive layer 112 in the non-display area ND can be entirely removed and an over-etching may be also performed to ensure that no conductive residue remains on the surface of ILD layer 110 in the non-display area ND. Here, during the described over-etching, portions of conductive line 108 in the openings OP are also removed, thus leaving conductive segments 24 and conductive fins 14a, 22a extending along both sides of the gate lines and common electrodes 22 as shown in
As shown in
Moreover, other conventional ESD protection such as contact pads or shoring bars can be further incorporated with the method and the structure provided by the described embodiment and is not restricted by the embodiment.
Further, array substrate 1 can be utilized in the fabrication of a display panel 200 such as a LCD panel or an OLED panel and display panel 200 can be coupled to a controller 202, forming a display device 204 as shown in
While the invention has been described by way of example and in terms of the preferred embodiments, it is to be understood that the invention is not limited to the disclosed embodiments. To the contrary, it is intended to cover various modifications and similar arrangements (as would be apparent to those skilled in the art). Therefore, the scope of the appended claims should be accorded the broadest interpretation so as to encompass all such modifications and similar arrangements.