The present invention relates to electronic devices, and, more particularly, to an electronic security component in which sensitive information is processed.
Electronic security components processing sensitive information are used especially in smart cards. Applications of these cards include accessing banks for banking applications, and for remote payments for television, gasoline distribution and highway tolls, for example. These electronic security components have to process confidential data that must be shielded against any attempt at espionage for fraudulent purposes. The confidential data travels through the data bus of the component between a central processing unit (processor) and peripherals, such as memories.
Different methods can be implemented to discover these confidential data elements. In particular, one physical characteristic that can be observed external the electronic component is its current signature which depends on the passage of data in transit on the data bus. The data bus has a high capacity because it circulates throughout the component.
For this reason, the output interface includes three-state selection switches sized to let through high current for charging or discharging the line capacitor. Since the data bus is an 8-bit data bus, it includes eight large selector switches that are activated to apply a data element to this bus. Consequently, there is high current consumption during the selection switching of the switches.
In view of the foregoing background, it is an object of the present invention to prevent the identification of data elements traveling through the bus or at least make this identification difficult.
It is another object of the present invention to use data encryption to improve the protection of confidential data.
Yet another object of the present invention is to implement data encryption at low cost whether in terms of silicon surface area, connection lines between the peripherals and the central processing unit, or data-processing time.
Another object of the present invention is to implement a data encryption system that can be adapted to all classes of components in a relatively straight forward manner without extra cost of customized design.
In view of these and other objects, advantages and features, one approach is to provide a component whose central processing unit and peripherals, which have to process sensitive data received or transmitted on the data bus, each comprise an encryption/decryption cell. Each encryption/decryption cell applies the same secret key produced locally by each cell at each clock cycle to a data element received or to be transmitted in the clock cycle.
Using the convention according to a clock cycle starting at the high level, the writing of a data element of the bus is done at the low level and the reading of a data element on the bus is done on the leading edge. Thus, in a given clock cycle, a data element may be encrypted with a secret key produced by the cell of a sender and transmitted on the bus during the write period on the bus. This encrypted data element may be read by an addressee and decrypted in the cell of this addressee with the secret key locally produced by this cell.
The two locally produced secret keys have the particular feature of being identical. Thus, according to the invention, the secret key is produced locally in each cell from a synchronous random signal applied to all. This is done in one clock cycle for the encryption of a data element given by a sender, and for the decryption of this data element encrypted by an addressee.
The present invention therefore relates to an electronic component comprising a two-way bus through which data elements travel in transit between peripherals and a central processing unit at the rate of a clock signal. The central processing unit and at least one of the peripherals each comprises a data encryption/decryption cell using the same secret key. A current value of the secret key is produced locally in each cell at each clock cycle from a random signal synchronous with the clock signal, and is applied to each of the cells by a one-way transmission line.
Other features and advantages of the invention shall be described in detail in the following description by way of a non-restricted indication and with reference to the appended figures, of which:
The architecture of this component comprises a central processing unit CPU and peripherals P1, P2, P3 which, in the example, are respectively a nonvolatile memory (e.g., an EEPROM type), a RAM type working memory, and a ROM type program memory. An interface circuit INT provides the interface between the serial input/output pads and the parallel bus of the component which is subdivided into an address bus AD-BUS, and a data bus DATA-BUS to which the central processing unit and the peripherals are connected.
In this architecture, it is also planned to have a circuit CAP for access control to the peripheral which receives the most significant bits A7-A5 from the address bus AD-BUS. It contains a space allocation table for the physical addressable space of the component and gives especially the selection signals P1-sel, P2-sel and P3-sel of the peripherals P1, P2, P3 as a function of the decoded address. In this example, the peripherals receive only the least significant bits A5-A0 from the address bus.
Depending on the instructions that the central processing unit receives externally, it gives control signals CTL, especially a read/write signal RW, to be applied to the peripherals. Finally, the pad CALK gives the clock signal PHI applied to all the circuits of the component. That is, the clock signal PHI is applied to the central processing unit, the peripherals, the interface circuit, and the peripheral access control circuit in the example.
In the invention, it is sought to secure this circuit by preventing the determining of the data elements that travel through the internal data bus DATA-BUS through observation of the current consumption of the component. Thus, as shown in
The electronic component according to the invention then comprises a random signal generator KEY_GEN synchronized with a clock signal on a one-way transmission line to apply this signal to each of the encryption/decryption cells planned in the component. Each of these cells is furthermore connected to the input/output of the data bus DATA-BUS.
This timing diagram shows two clock cycles referenced cycle 1 and cycle 2, the synchronous random signal K
The peripheral P1 is selected (P1-sel at the high level) in read mode (RW at the high level) at the address applied to the address bus AD-BUS. The cell KcellP1 of peripheral P1 gives on the bus the data element read at this address, which is encrypted with the current value of the secret key KEY0 that is locally computed by this cell KcellP1. This data element is transmitted on the bus on the low level of the cycle 1 of the clock signal. The encrypted data element is stored in an input register of the central processing unit CPU on the leading edge of the cycle 1 of the clock signal, and decrypted by the cell KcellCPU with the current value KEY0 of the secret key locally computed by this cell KcellCPU.
Considering the second clock cycle shown (cycle 2), it has a corresponding value KEY1 of the secret key locally computed in each cell from the new input value of the random key K
A general block diagram of an encryption/decryption cell Kcell according to the invention is shown in
The register is preferably a feedback shift register. That is to say, it has combinational logic gates to apply the output bit of certain stages to the input of other stages of the register. This makes it possible to obtain valuable polynomial functions. Preferably, an irreducible polynomial function is implemented to improve the resistance of the encryption.
The cell Kcell has an encryption module A and a decryption module B to which the secret key KEY given by the register K
The encryption module A receives inter alia an internal data element Dout from the circuit in which the cell Kcell is placed and the secret key KEY produced locally by the register K
The decryption module B receives a data element from the data bus and the secret key KEY locally produced by the register K
This improvement is used to avoid implementing an encryption/decryption cell in all the circuits connected to the data bus in the component considered, and is implemented in only those cells that handle data elements to be protected. It is therefore planned that the control circuit PAC for access to the peripherals (shown in
It will be noted that the information SCRAMBLE in the example given by the access control circuit is placed outside or external the central processing unit in the exemplary architecture shown in
The conditional circuit of the cell KcellCPU according to the improvement of the invention comprises a multiplexer MUX receiving the secret key KEY and the neutral key KN at input. At output, this conditional circuit gives the key selected by the encryption enabling signal SCRAMBLE, which is applied to the encryption and decryption modules of this cell KcellCPU.
This figure shows an exemplary embodiment of a shift type feedback register K
In the exemplary embodiment shown, the stage E0 receives at input the random signal K
It is very difficult in principle to determine the value taken by the random signal by observing the power consumption of the component arising from the switching operations on the transmission line of the synchronous random signal K
There are different consumption masking circuits of varying degrees of efficiency. An exemplary non-exhaustive embodiment is shown in
The complementary /Q output of the flip-flop circuit B1 is applied to a combinational circuit whose output S is applied to the data input of the second flip-flop circuit B2. The Q output of this second flip-flop circuit B2 is connected to a capacitor CKN whose capacitance corresponds to the parasitic capacitance CK of the transmission line perceived by the output interface I1 of the generator KEYGEN.
The combinational circuit, in the example, has a first OR gate receiving the Q outputs of the synchronization flip-flop circuit and of the second flip-flop circuit B2 as inputs. A second OR gate receives the output of the first gate and the complementary output /Q of the first flip-flop circuit B1 as inputs. With a combinational circuit of this kind, complementary transitions are obtained in the flip-flop circuits B1 and B2 so that the same consumption due to the transmission of the signal K
In another improvement of the invention, it is planned that the random signal K
It will be noted that the two improvements of the generator of the synchronous random signal, namely the masking of consumption and the enabling of encryption, can be implemented independently of each other. Thus, in certain components, it is possible to implement only one of these improvements. To this end, it will be noted that the improvement relating to encryption enabling can be implemented independently of the masking circuit. For example, this may be done using an AND logic gate receiving the synchronous random signal K
The use of encryption/decryption cells according to the invention thus gives efficient protection for sensitive data. This protection costs little in terms of design, implementation and processing time for the component. In particular, the design is facilitated by the user of encryption/decryption cells that are identical in all the peripherals.
The encryption/decryption cell of the central processing unit comprises an encryption-enabling option by which it is possible not to implant a cell necessarily in all the peripherals. The random signal generator has two embodiment options, which are a consumption masking option and an encryption/decryption activation option.
Number | Date | Country | Kind |
---|---|---|---|
99 15115 | Nov 1999 | FR | national |
Number | Name | Date | Kind |
---|---|---|---|
5325430 | Smyth et al. | Jun 1994 | A |
5448045 | Clark | Sep 1995 | A |
5552776 | Wade et al. | Sep 1996 | A |
5867579 | Saito | Feb 1999 | A |
6014446 | Finkelstein | Jan 2000 | A |
6058481 | Kowalski | May 2000 | A |
6072875 | Tsudik | Jun 2000 | A |
6501390 | Chainer et al. | Dec 2002 | B1 |
6714648 | Miyazaki et al. | Mar 2004 | B2 |
6748410 | Gressel et al. | Jun 2004 | B1 |
6865672 | Carmeli | Mar 2005 | B1 |
Number | Date | Country |
---|---|---|
2414145 | Nov 2005 | GB |
WO03081829 | Oct 2003 | WO |
Number | Date | Country | |
---|---|---|---|
20010003540 A1 | Jun 2001 | US |