The disclosure relates a device; particularly, the disclosure relates to an electronic device.
In the antenna application or the light emitting unit with liquid-crystal application, the bias voltage of varactor or the light emitting unit is limited by the source driver integrated circuit (IC) output voltage range. For example, in the antenna application, the varactor bias range may be expected around 20 volts, but the driving voltage of the source driver IC may only 16 volts. In the LCD application, the polymer-dispersed liquid crystal (PDLC) cell and the polymer network liquid crystal (PNLC) cell for smart window and transparent display need more than 10 volts of the bias voltage for optimum optical performance, but the driving voltage of the source driver IC commonly used in LCD application may only 5 volts. Therefore, how to generate a higher driving voltage without redesigning the source driver IC is a problem that needs to be solved at present.
The electronic device of the disclosure includes a plurality of units. At least one of the plurality of units includes a driving circuit and a working element. The working element is coupled to the driving circuit, and driven by the driving circuit. The driving circuit receives a first data signal and a second data signal during a scan period.
Based on the above, according to the electronic device of the disclosure, the electronic device can drive the working element with a wide voltage range.
To make the aforementioned more comprehensible, several embodiments accompanied with drawings are described in detail as follows.
The accompanying drawings are included to provide a further understanding of the disclosure, and are incorporated in and constitute a part of this specification. The drawings illustrate exemplary embodiments of the disclosure and, together with the description, serve to explain the principles of the disclosure.
Reference will now be made in detail to the exemplary embodiments of the disclosure, examples of which are illustrated in the accompanying drawings. Whenever possible, the same reference numbers are used in the drawings and the description to refer to the same or like components.
Certain terms are used throughout the specification and appended claims of the disclosure to refer to specific components. Those skilled in the art should understand that electronic device manufacturers may refer to the same components by different names. This article does not intend to distinguish those components with the same function but different names. In the following description and rights request, the words such as “comprise” and “include” are open-ended terms, and should be explained as “including but not limited to . . . ”.
The term “coupling (or connection)” used throughout the whole specification of the present application (including the appended claims) may refer to any direct or indirect connection means. For example, if the text describes that a first device is coupled (or connected) to a second device, it should be interpreted that the first device may be directly connected to the second device, or the first device may be indirectly connected through other devices or certain connection means to be connected to the second device. The terms “first”, “second”, and similar terms mentioned throughout the whole specification of the present application (including the appended claims) are merely used to name discrete elements or to differentiate among different embodiments or ranges. Therefore, the terms should not be regarded as limiting an upper limit or a lower limit of the quantity of the elements and should not be used to limit the arrangement sequence of elements. In addition, wherever possible, elements/components/steps using the same reference numerals in the drawings and the embodiments represent the same or similar parts. Reference may be mutually made to related descriptions of elements/components/steps using the same reference numerals or using the same terms in different embodiments.
The electronic device of the disclosure may be a display device or an antenna device, but the disclosure is not limited thereto. In some embodiment of the disclosure, the electronic device of the disclosure may, for example, be adapted to an active matrix light emitting diode (AM-LED), a liquid crystal, a light emitting diode, a quantum dot (QD), a fluorescence, a phosphor, a variable capacitor, other suitable display medium, or the combination of the aforementioned material, but the disclosure is not limited thereto. The light emitting diode may include, for example, organic light emitting diode (OLED), sub-millimeter light emitting diode (Mini LED), micro light emitting diode (Micro LED), or quantum dot light emitting diode (QLED or QDLED) or other suitable materials. The materials may be arranged and combined arbitrarily, but the disclosure is not limited to thereto. The electronic device of the disclosure may include peripheral systems such as a driving system, a control system, a light source system, a communication system, a shelf system, and the like to support a working element of the electronic device.
It should be noted that in the following embodiments, the technical features of several different embodiments may be replaced, recombined, and mixed without departing from the spirit of the disclosure to complete other embodiments. As long as the features of each embodiment do not violate the spirit of the disclosure or conflict with each other, they may be mixed and used together arbitrarily.
In the embodiment of the disclosure, the driving circuit 120 may include a first transistor T1, a second transistor T2, and a voltage adder 121. The voltage adder 121 may include a first capacitor C1, a second capacitor C2, and a third transistor T3. A first terminal of the first transistor T1 is coupled to the data line DL, and a second terminal of the first transistor T1 is coupled to a first circuit node. A first terminal of the second transistor T2 is coupled to the data line DL, and a second terminal of the second transistor T2 is coupled to a second circuit node. The first capacitor C1 is coupled between the second terminal of the first transistor T1 (the first circuit node) and the second terminal of the second transistor T2 (the second circuit node). The second capacitor C2 is coupled between the second terminal of the second transistor T2 (the second circuit node) and a reference voltage Vref. A first terminal of the third transistor T3 is coupled to the second terminal of the second transistor T2 (the second circuit node), and a second terminal of the third transistor T3 is coupled to the reference voltage Vref. The working element 130 is coupled to the first circuit node. In the embodiment of the disclosure, the first transistor T1, the second transistor T2, and the third transistor T3 may be an N-type transistor, respectively.
In the embodiment of the disclosure, the driving circuit 120 may sequentially receive the first data signal having a data voltage “Vdata1” and the second data signal having a data voltage “Vdata2”. Specifically, a control terminal of the first transistor T1 may receive a first control signal G1. A control terminal of the second transistor T2 may receive a second control signal G2. A control terminal of the third transistor T3 may receive the first control signal G1. The second terminals of the first transistor T1 and the second transistor T2 may output the first data signal having the data voltage “Vdata1” and the second data signal having the data voltage “Vdata2” to the voltage adder 121 by respectively receiving the data signal D1 according to the first control signal G1 and the second control signal G2. The voltage adder 121 may output a driving signal to the working element 130. Therefore, the working element 130 is driven by the driving signal, and the driving signal has a voltage higher than the data voltage “Vdata1” of the first data signal and the data voltage “Vdata2” of the second data signal.
During the period from time t2 to time t3, the first control signal G1 is maintained at the high voltage level, and the second control signal G2 is maintained at the low voltage level. The node voltage VA of the first circuit node is maintained at the data voltage “Vdata1”. The node voltage VB of the second circuit node is maintained at the reference voltage Vref. The data signal D1 is maintained at the data voltage “Vdata1”. Thus, the first capacitor C1 and the second capacitor C2 are charged during the period from time t2 to time t3.
During the period from time t3 to time t4, the first control signal G1 is changed to the low voltage level, and the second control signal G2 is maintained at the low voltage level. Thus, the first transistor T1, the second transistor T2, and the third transistor T3 are turned-off. The data signal D1 is raised to the data voltage “Vdata2”. Due to the first capacitor C1, the node voltage VA of the first circuit node is maintained at the data voltage “Vdata1”. Due to the second capacitor C2, the node voltage VB of the second circuit node is maintained at the reference voltage Vref.
During the period from time t4 to time t5, the first control signal G1 is maintained at the low voltage level, and the second control signal G2 is changed to the high voltage level. The data signal D1 is maintained at the data voltage “Vdata2”. Thus, the first transistor T1 is turned-off, the second transistor T2 is turned-on, and the third transistor T3 is turned-off. The node voltage VB of the second circuit node is changed to the data voltage “Vdata2”. Due to the node voltage VB of terminal of first capacitor C1 is raised to the data voltage “Vdata2”, the first capacitor C1 is charged, so that the node voltage VA of another terminal of first capacitor C1 is raised to the data voltage “Vdata1+(Vdata2−Vref)”.
During the period from time t5 to time t6, the first control signal G1 is maintained at the low voltage level, and the second control signal G2 is maintained at the high voltage level. The data signal D1 is maintained at the data voltage “Vdata2”. Thus, the first transistor T1 is turned-off, the second transistor T2 is turned-on, and the third transistor T3 is turned-off. The node voltage VB of the second circuit node is maintained at the data voltage “Vdata2”. Due to the node voltage VB of a terminal of first capacitor C1 is maintained at the data voltage “Vdata2”, the node voltage VA of another terminal of first capacitor C1 is maintained at the data voltage “Vdata1+(Vdata2−Vref)”. Therefore, the voltage adder 121 may output the driving signal having the data voltage “Vdata1+(Vdata2−Vref)” to drive the working element 130 through the first circuit node.
During the period from time t6 to time t7, the first control signal G1 is maintained at the low voltage level, and the second control signal G2 is changed to the low voltage level. Thus, the first transistor T1 is turned-off, the second transistor T2 is turned-off, and the third transistor T3 is turned-off. The node voltage VB of the second circuit node is maintained at the data voltage “Vdata2”, and the node voltage VA of the another terminal of first capacitor C1 is maintained at the data voltage “Vdata1+(Vdata2−Vref)”.
In addition, the period from time t0 to time t7 may be one scan period of the electronic device 100. Moreover, due to the source driver IC 110 provides the data signal D1 through the one data line DL for generating the first data signal and the second data signal by the first transistor T1 and the second transistor T2, the period from time t0 to time t3 may be one horizontal scan period HSP of the source driver IC 110 outputting the data signal D1 having the data voltage “Vdata1”, and the period from time t3 to time t6 may be another one horizontal scan period of the source driver IC 110 outputting the data signal D1 having the data voltage “Vdata2”.
In the embodiment of the disclosure, the driving circuit 320 may include a first transistor T1, a second transistor T2, and a voltage adder 321. The voltage adder 321 may include a first capacitor C1, a second capacitor C2, and a third transistor T3. A first terminal of the first transistor T1 is coupled to the first data line DL1 to receive the first data signal D1, and a second terminal of the first transistor T1 is coupled to a first circuit node. A first terminal of the second transistor T2 is coupled to the second data line DL2 to receive the second data signal D2, and a second terminal of the second transistor T2 is coupled to a second circuit node. The first capacitor C1 is coupled between the second terminal of the first transistor T1 (the first circuit node) and the second terminal of the second transistor T2 (the second circuit node). The second capacitor C2 is coupled between the second terminal of the second transistor T2 (the second circuit node) and a reference voltage Vref. A first terminal of the third transistor T3 is coupled to the second terminal of the second transistor T2 (the second circuit node), and a second terminal of the third transistor T3 is coupled to the reference voltage Vref. The working element 330 is coupled to the first circuit node. In the embodiment of the disclosure, the first transistor T1, the second transistor T2, and the third transistor T3 may be an N-type transistor, respectively.
In the embodiment of the disclosure, the driving circuit 320 may sequentially receive the first data signal D1 having a data voltage “Vdata1” and the second data signal D2 having a data voltage “Vdata2”. Specifically, a control terminal of the first transistor T1 may receive a first control signal G1. A control terminal of the second transistor T2 may receive a second control signal G2. A control terminal of the third transistor T3 may receive the first control signal G1. The second terminals of the first transistor T1 and the second transistor T2 may output the first data signal D1 having the data voltage “Vdata1” and the second data signal D2 having the data voltage “Vdata2” to the voltage adder 321 by respectively receiving the first data signal D1 and the second data signal D2 according to the first control signal G1 and the second control signal G2. The voltage adder 321 may output a driving signal to the working element 330. Therefore, the working element 330 is driven by the driving signal, and the driving signal has a voltage higher than the data voltage “Vdata1” of the first data signal D1 and the data voltage “Vdata2” of the second data signal D2.
During the period from time t2 to time t3, the first control signal G1 is maintained at the high voltage level, and the second control signal G2 is maintained at the low voltage level. The node voltage VA of the first circuit node is maintained at the data voltage “Vdata1”. The node voltage VB of the second circuit node is maintained at the reference voltage Vref. The first data signal D1 is maintained at the data voltage “Vdata1”. The second data signal D2 is maintained at the data voltage “Vdata2”. Thus, the first capacitor C1 and the second capacitor C2 are charged during the period from time t2 to time t3.
During the period from time t3 to time t4, the first control signal G1 is changed to the low voltage level, and the second control signal G2 is maintained at the low voltage level. Thus, the first transistor T1, the second transistor T2 and the third transistor T3 are turned-off. The first data signal D1 is maintained at the data voltage “Vdata1”. The second data signal D2 is maintained at the data voltage “Vdata2”. Due to the first capacitor C1, the node voltage VA of the first circuit node is maintained at the data voltage “Vdata1”. Due to the second capacitor C2, the node voltage VB of the second circuit node is maintained at the reference voltage Vref.
During the period from time t4 to time t5, the first control signal G1 is maintained at the low voltage level, and the second control signal G2 is changed to the high voltage level. The first data signal D1 is maintained at the data voltage “Vdata1”. The second data signal D2 is maintained at the data voltage “Vdata2”. Thus, the first transistor T1 is turned-off, the second transistor T2 is turned-on, and the third transistor T3 is turned-off. The node voltage VB of the second circuit node is changed to the data voltage “Vdata2”. Due to the node voltage VB of a terminal of first capacitor C1 is raised to the data voltage “Vdata2”, the first capacitor C1 is charged, so that the node voltage VA of another terminal of first capacitor C1 is raised to the data voltage “Vdata1+(Vdata2−Vref)”.
During the period from time t5 to time t6, the first control signal G1 is maintained at the low voltage level, and the second control signal G2 is maintained at the high voltage level. The first data signal D1 is maintained at the data voltage “Vdata1”. The second data signal D2 is maintained at the data voltage “Vdata2”. Thus, the first transistor T1 is turned-off, the second transistor T2 is turned-on, and the third transistor T3 is turned-off. The node voltage VB of the second circuit node is maintained at the data voltage “Vdata2”. Due to the node voltage VB of the terminal of first capacitor C1 is maintained at the data voltage “Vdata2”, the node voltage VA of the another terminal of first capacitor C1 is maintained at the data voltage “Vdata1+(Vdata2−Vref)”. Therefore, the voltage adder 321 may output the driving signal having the data voltage “Vdata1+(Vdata2−Vref)” to drive the working element 330 through the first circuit node.
During the period from time t6 to time t7, the first control signal G1 is maintained at the low voltage level, and the second control signal G2 is changed to the low voltage level. Thus, the first transistor T1 is turned-off, the second transistor T2 is turned-off, and the third transistor T3 is turned-off. The node voltage VB of the second circuit node is maintained at the data voltage “Vdata2”, and the node voltage VA of the another terminal of first capacitor C1 is maintained at the data voltage “Vdata1+(Vdata2−Vref)”.
In addition, the period from time t0 to time t7 may be one scan period of the electronic device 300. Moreover, due to the source driver IC 310 provides the first data signal D1 and the second data signal D2 through the first data line DL1 and the second data line DL2 at the same time, the period from time t0 to time t6 may be one horizontal scan period HSP of the source driver IC 310 for outputting the first data signal D1 having the data voltage “Vdata1” and the second data signal D2 having the data voltage “Vdata2”.
In the embodiment of the disclosure, the driving circuit 520 may include a first transistor T1, a second transistor T2, and a voltage adder 521. The voltage adder 521 may include a first capacitor C1, a second capacitor C2, and a third transistor T3. A first terminal of the first transistor T1 is coupled to the data line DL to receive the first data signal D1, and a second terminal of the first transistor T1 is coupled to a first circuit node. A first terminal of the second transistor T2 is coupled to the data line DL to receive the second data signal D2, and a second terminal of the second transistor T2 is coupled to a second circuit node. The first capacitor C1 is coupled between the second terminal of the first transistor T1 (the first circuit node) and the second terminal of the second transistor T2 (the second circuit node). The second capacitor C2 is coupled between the second terminal of the second transistor T2 (the second circuit node) and a reference voltage Vref. A first terminal of the third transistor T3 is coupled to the second terminal of the second transistor T2 (the second circuit node), and a second terminal of the third transistor T3 is coupled to the reference voltage Vref. The working element 530 is coupled to the first circuit node. In the embodiment of the disclosure, the multiplexer circuit 511 includes a fourth transistor T4 and a fifth transistor T5. A first terminal of the fourth transistor T4 is coupled to the data line DL, and a second terminal of the fourth transistor T4 is coupled to the source driver IC 510. A first terminal of the fifth transistor T5 is coupled to the data line DL, and a second terminal of the fifth transistor T5 is coupled to the source driver IC 510. The fourth transistor T4 may transmit the first data signal D1 to the data line DL, and the fifth transistor T5 may transmit the second data signal D2 to the data line DL at different times. In the embodiment of the disclosure, the first transistor T1, the second transistor T2, the third transistor T3, the fourth transistor T4, and the fifth transistor T5 may be a N-type transistor, respectively.
In the embodiment of the disclosure, the driving circuit 520 may sequentially receive the first data signal D1 having a data voltage “Vdata1” and the second data signal D2 having a data voltage “Vdata2” at different times. The first transistor T1 and the second transistor T2 may sequentially receive the first data signal D1 and the second data signal D2. Specifically, a control terminal of the first transistor T1 may receive a first control signal G1. A control terminal of the second transistor T2 may receive a second control signal G2. A control terminal of the third transistor T3 may receive the first control signal G1. A control terminal of the fourth transistor T4 may receive the first switching signal CKH1. A control terminal of the fifth transistor T5 may receive the second switching signal CKH2. The second terminal of the first transistor T1 may output the first data signal D1 having the data voltage “Vdata1” to the voltage adder 521 by receiving the first data signal D1 from the fourth transistor T4 according to the first control signal G1 and the first switching signal CKH1. The second terminal of the second transistor T2 may output the second data signal D2 having the data voltage “Vdata2” to the voltage adder 521 by receiving the second data signal D2 from the fifth transistor T5 according to the second control signal G2 and the second switching signal CKH2. The voltage adder 521 may output a driving signal to the working element 530. Therefore, the working element 530 is driven by the driving signal, and the driving signal has a voltage higher than the data voltage “Vdata1” of the first data signal D1 and the data voltage “Vdata2” of the second data signal D2.
In addition, referring previously embodiment of
During the period from time t2 to time t3, the first control signal G1 and the first switching signal CKH1 are maintained at the high voltage level, and the second control signal G2 the second switching signal CKH2 are maintained at the low voltage level. The node voltage VA of the first circuit node is maintained at the data voltage “Vdata1”. The node voltage VB of the second circuit node is maintained at the reference voltage Vref. The first data signal D1 is maintained at the data voltage “Vdata1”. The second data signal D2 is maintained at the data voltage “Vdata2”. Thus, the first capacitor C1 and the second capacitor C2 are charged during the period from time t2 to time t3.
During the period from time t3 to time t4, the first control signal G1 and the first switching signal CKH1 are changed to the low voltage level, and the second control signal G2 and the second switching signal CKH2 are maintained at the low voltage level. Thus, the first transistor T1, the second transistor T2, the third transistor T3, the fourth transistor T4 and the fifth transistor T5 are turned-off. The first data signal D1 is maintained at the data voltage “Vdata1”. The second data signal D2 is maintained at the data voltage “Vdata2”. Due to the first capacitor C1, the node voltage VA of the first circuit node is maintained at the data voltage “Vdata1”. Due to the second capacitor C2, the node voltage VB of the second circuit node is maintained at the reference voltage Vref.
During the period from time t4 to time t5, the first control signal G1 and the first switching signal CKH1 are maintained at the low voltage level, and the second control signal G2 and the second switching signal CKH2 are changed to the high voltage level. The first data signal D1 is maintained at the data voltage “Vdata1”. The second data signal D2 is maintained at the data voltage “Vdata2”. Thus, the first transistor T1 is turned-off, the second transistor T2 is turned-on, the third transistor T3 is turned-off, the fourth transistor T4 is turned-off, and the fifth transistor T5 is turned-on. The node voltage VB of the second circuit node is changed to the data voltage “Vdata2”. Due to the node voltage VB of a terminal of first capacitor C1 is raised to the data voltage “Vdata2”, the first capacitor C1 is charged, so that the node voltage VA of another terminal of first capacitor C1 is raised to the data voltage “Vdata1+(Vdata2−Vref)”.
During the period from time t5 to time t6, the first control signal G1 and the first switching signal CKH1 are maintained at the low voltage level, and the second control signal G2 and the second switching signal CKH2 are maintained at the high voltage level. The first data signal D1 is maintained at the data voltage “Vdata1”. The second data signal D2 is maintained at the data voltage “Vdata2”. Thus, the first transistor T1 is turned-off, the second transistor T2 is turned-on, the third transistor T3 is turned-off, the fourth transistor T4 is turned-off, and the fifth transistor T5 is turned-on. The node voltage VB of the second circuit node is maintained at the data voltage “Vdata2”. Due to the node voltage VB of the terminal of first capacitor C1 is maintained at the data voltage “Vdata2”, the node voltage VA of the another terminal of first capacitor C1 is maintained at the data voltage “Vdata1+(Vdata2−Vref)”. Therefore, the voltage adder 521 may output the driving signal having the data voltage “Vdata1+(Vdata2−Vref)” to drive the working element 530 through the first circuit node.
During the period from time t6 to time t7, the first control signal G1 and the first switching signal CKH1 are maintained at the low voltage level, and the second control signal G2 and the second switching signal CKH2 are changed to the low voltage level. Thus, the first transistor T1 is turned-off, the second transistor T2 is turned-off, and the third transistor T3 is turned-off, the fourth transistor T4 is turned-off, and the fifth transistor T5 is turned-off. The node voltage VB of the second circuit node is maintained at the data voltage “Vdata2”, and the node voltage VA of the another terminal of first capacitor C1 is maintained at the data voltage “Vdata1+(Vdata2−Vref)”.
In addition, the period from time t0 to time t7 may be one scan period of the electronic device 500. Moreover, due to the source driver IC 510 provides the first data signal D1 and the second data signal D2 through the first data line DL1 and the second data line DL2 at the same time, the period from time t0 to time t6 may be one horizontal scan period HSP of the source driver IC 510 for outputting the first data signal D1 having the data voltage “Vdata1” and the second data signal D2 having the data voltage “Vdata2”.
In the embodiment of the disclosure, the driving circuit 720 may include a first transistor T1, a second transistor T2, and a voltage adder 721. The voltage adder 721 may include a first capacitor C1, a second capacitor C2, and a third transistor T3. A first terminal of the first transistor T1 is coupled to the data line DL, and a second terminal of the first transistor T1 is coupled to a first circuit node. A first terminal of the second transistor T2 is coupled to the data line DL, and a second terminal of the second transistor T2 is coupled to a second circuit node. The first capacitor C1 is coupled between the second terminal of the first transistor T1 (the first circuit node) and the second terminal of the second transistor T2 (the second circuit node). The second capacitor C2 is coupled between the second terminal of the second transistor T2 (the second circuit node) and a reference voltage Vref. A first terminal of the third transistor T3 is coupled to the second terminal of the second transistor T2 (the second circuit node), and a second terminal of the third transistor T3 is coupled to the reference voltage Vref. The working element 730 is coupled to the first circuit node. In the embodiment of the disclosure, the first transistor T1, the second transistor T2, and the third transistor T3 may be an N-type transistor, respectively. In the embodiment of the disclosure, a first terminal of the liquid crystal unit 731 is coupled to the first circuit node, and the second terminal of the liquid crystal unit 731 is coupled to a ground voltage (0V). A first terminal of the variable capacitance 732 is coupled to the first terminal of the liquid crystal unit 731, and the second terminal of the variable capacitance 732 is coupled to the ground voltage (0V).
In the embodiment of the disclosure, the driving circuit 720 may sequentially receive the first data signal having a data voltage “Vdata1” and the second data signal having a data voltage “Vdata2”. Specifically, a control terminal of the first transistor T1 may receive a first control signal G1. A control terminal of the second transistor T2 may receive a second control signal G2. A control terminal of the third transistor T3 may receive the first control signal G1. The second terminals of the first transistor T1 and the second transistor T2 may output the first data signal having the data voltage “Vdata1” and the second data signal having the data voltage “Vdata2” to the voltage adder 721 by respectively receiving the data signal D1 according to the first control signal G1 and the second control signal G2. The voltage adder 721 may output a driving signal to the working element 730.
In the embodiment of the disclosure, the plurality of voltages and signals associated with the electronic device 700 may be implemented as shown in the timing diagram of
In the embodiment of the disclosure, the driving circuit 820 may include a first transistor T1, a second transistor T2, and a voltage adder 821. The voltage adder 821 may include a first capacitor C1, a second capacitor C2, and a third transistor T3. A first terminal of the first transistor T1 is coupled to the data line DL, and a second terminal of the first transistor T1 is coupled to a first circuit node. A first terminal of the second transistor T2 is coupled to the data line DL, and a second terminal of the second transistor T2 is coupled to a second circuit node. The first capacitor C1 is coupled between the second terminal of the first transistor T1 (the first circuit node) and the second terminal of the second transistor T2 (the second circuit node). The second capacitor C2 is coupled between the second terminal of the second transistor T2 (the second circuit node) and a reference voltage Vref. A first terminal of the third transistor T3 is coupled to the second terminal of the second transistor T2 (the second circuit node), and a second terminal of the third transistor T3 is coupled to the reference voltage Vref. The working element 830 is coupled to the first circuit node. In the embodiment of the disclosure, the first transistor T1, the second transistor T2, and the third transistor T3 may be an N-type transistor, respectively. In the embodiment of the disclosure, a first terminal of the varactor 831 is coupled to the first circuit node, and a second terminal of the varactor 831 is coupled to a ground voltage (0V). A first terminal of the varactor capacitance 832 is coupled to the first terminal of the varactor 831, and a second terminal of the varactor capacitance 832 is coupled to the ground voltage (0V). A first terminal of the varactor resistance 833 is coupled to the first terminal of the varactor 831, and a second terminal of the varactor resistance 833 is coupled to the ground voltage (0V).
In the embodiment of the disclosure, the driving circuit 820 may sequentially receive the first data signal having a data voltage “Vdata1” and the second data signal having a data voltage “Vdata2”. Specifically, a control terminal of the first transistor T1 may receive a first control signal G1. A control terminal of the second transistor T2 may receive a second control signal G2. A control terminal of the third transistor T3 may receive the first control signal G1. The second terminals of the first transistor T1 and the second transistor T2 may output the first data signal having the data voltage “Vdata1” and the second data signal having the data voltage “Vdata2” to the voltage adder 821 by respectively receiving the data signal D1 according to the first control signal G1 and the second control signal G2. The voltage adder 821 may output a driving signal to the working element 830.
In the embodiment of the disclosure, the plurality of voltages and signals associated with the electronic device 800 may be implemented as shown in the timing diagram of
In the embodiment of the disclosure, the driving circuit 920 may include a first transistor T1, a second transistor T2, and a voltage adder 921. The voltage adder 921 may include a first capacitor C1, a second capacitor C2, and a third transistor T3. A first terminal of the first transistor T1 is coupled to the data line DL, and a second terminal of the first transistor T1 is coupled to a first circuit node. A first terminal of the second transistor T2 is coupled to the data line DL, and a second terminal of the second transistor T2 is coupled to a second circuit node. The first capacitor C1 is coupled between the second terminal of the first transistor T1 (the first circuit node) and the second terminal of the second transistor T2 (the second circuit node). The second capacitor C2 is coupled between the second terminal of the second transistor T2 (the second circuit node) and a reference voltage Vref. A first terminal of the third transistor T3 is coupled to the second terminal of the second transistor T2 (the second circuit node), and a second terminal of the third transistor T3 is coupled to the reference voltage Vref. A first terminal of the transistor Td is coupled to an operation voltage, and the second terminal is coupled to the working element 930. The control terminal of the transistor Td is coupled to the first circuit node. In the embodiment of the disclosure, the first transistor T1, the second transistor T2, the third transistor T3, and the transistor Td may be a N-type transistor, respectively. In the embodiment of the disclosure, a first terminal of the varactor 931 is coupled to the second terminal of the transistor Td, and a second terminal of the varactor 931 is coupled to a ground voltage (0V). A first terminal of the varactor capacitance 932 is coupled to the first terminal of the varactor 931, and a second terminal of the varactor capacitance 932 is coupled to the ground voltage (0V). A first terminal of the varactor resistance 933 is coupled to the first terminal of the varactor 931, and a second terminal of the varactor resistance 933 is coupled to the ground voltage (0V).
In the embodiment of the disclosure, the driving circuit 920 may sequentially receive the first data signal having a data voltage “Vdata1” and the second data signal having a data voltage “Vdata2”. Specifically, a control terminal of the first transistor T1 may receive a first control signal G1. A control terminal of the second transistor T2 may receive a second control signal G2. A control terminal of the third transistor T3 may receive the first control signal G1. The second terminals of the first transistor T1 and the second transistor T2 may output the first data signal having the data voltage “Vdata1” and the second data signal having the data voltage “Vdata2” to the voltage adder 921 by respectively receiving the data signal D1 according to the first control signal G1 and the second control signal G2. The voltage adder 921 may output a driving signal to the transistor Td, so as to control the transistor Td to drive the working element 930.
In the embodiment of the disclosure, the plurality of voltages and signals associated with the electronic device 900 may be implemented as shown in the timing diagram of
In the embodiment of the disclosure, the driving circuit 1020 may include a first transistor T1, a second transistor T2, and a voltage adder 1021. The voltage adder 1021 may include a first capacitor C1, a second capacitor C2, and a third transistor T3. A first terminal of the first transistor T1 is coupled to the data line DL, and a second terminal of the first transistor T1 is coupled to a first circuit node. A first terminal of the second transistor T2 is coupled to the data line DL, and a second terminal of the second transistor T2 is coupled to a second circuit node. The first capacitor C1 is coupled between the second terminal of the first transistor T1 (the first circuit node) and the second terminal of the second transistor T2 (the second circuit node) through the first circuit node and the second circuit node. The second capacitor C2 is coupled between the second terminal of the second transistor T2 (the second circuit node) and a reference voltage Vref. A first terminal of the third transistor T3 is coupled to the second terminal of the second transistor T2 (the second circuit node), and a second terminal of the third transistor T3 is coupled to the reference voltage Vref. A first terminal of the transistor Td is coupled to a first operation voltage, and a second terminal is coupled to the working element 1030. The control terminal of the transistor Td is coupled to the first circuit node. In the embodiment of the disclosure, the first transistor T1, the second transistor T2, and the transistor Te may be an N-type transistor, respectively. The transistor Td and the third transistor T3 may be a P-type transistor, respectively. In the embodiment of the disclosure, a first terminal of the LED unit 1031 is coupled to the second terminal of the transistor Td, and a second terminal of the LED unit 1031 is coupled to a second operation voltage VSS.
In the embodiment of the disclosure, the driving circuit 1020 may sequentially receive the first data signal having a data voltage “Vdata1” and the second data signal having a data voltage “Vdata2”. Specifically, a control terminal of the first transistor T1 may receive a first control signal G1. A control terminal of the second transistor T2 may receive a second control signal G2. A control terminal of the third transistor T3 may receive the first control signal G1. The second terminals of the first transistor T1 and the second transistor T2 may output the first data signal having the data voltage “Vdata1” and the second data signal having the data voltage “Vdata2” to the voltage adder 1021 by respectively receiving the data signal D1 according to the first control signal G1 and the second control signal G2. The voltage adder 1021 may output a driving signal to the transistor Td, so as to control the transistor Td to drive the working element 930 when the transistor Te is turned-on by an emission signal EM.
In the embodiment of the disclosure, the plurality of voltages and signals associated with the electronic device 1000 may be implemented as shown in the timing diagram of
In the embodiment of the disclosure, the driving circuit 1120 may include a first transistor T1, a second transistor T2, and a voltage adder 1121. The voltage adder 1121 may include a first capacitor C1, a second capacitor C2, and a third transistor T3′, where the second capacitor C2 may be optional. A first terminal of the first transistor T1 is coupled to the first data line DL1 to receive the first data signal D1, and a second terminal of the first transistor T1 is coupled to a first circuit node. A first terminal of the second transistor T2 is coupled to the second data line DL2 to receive the second data signal D2, and a second terminal of the second transistor T2 is coupled to a second circuit node. The first capacitor C1 is coupled between the second terminal of the first transistor T1 (the first circuit node) and the second terminal of the second transistor T2 (the second circuit node). The second capacitor C2 is coupled between the second terminal of the second transistor T2 (the second circuit node) and a reference voltage Vref. A first terminal of the third transistor T3 is coupled to the second terminal of the second transistor T2 (the second circuit node), and a second terminal of the third transistor T3 is coupled to the reference voltage Vref. The working element 1130 is coupled to the first circuit node. In the embodiment of the disclosure, the first transistor T1, and the second transistor T2 may be an N-type transistor, respectively. The third transistor T3 may be a P-type transistor.
In the embodiment of the disclosure, the driving circuit 1120 may simultaneously receive the first data signal D1 having a data voltage “Vdata1” and the second data signal D2 having a data voltage “Vdata2′”. Specifically, a control terminal of the first transistor T1 may receive a first control signal G1. A control terminal of the second transistor T2 may receive the first control signal G1. A control terminal of the third transistor T3 may receive the first control signal G1. The second terminals of the first transistor T1 and the second transistor T2 may output the first data signal D1 having the data voltage “Vdata1” and the second data signal D2 having the data voltage “Vdata2′” to the voltage adder 1121 by respectively receiving the first data signal D1 according to the first control signal G1. The voltage adder 1121 may output a driving signal to the working element 1130. Therefore, the working element 1130 is driven by the driving signal, and the driving signal has a voltage higher than the data voltage “Vdata1” of the first data signal D1 and the data voltage “Vdata2′” of the second data signal D2. It should be noted that, the data voltage “Vdata2′” may equal to the reference voltage Vref minus the data voltage “Vdata2” (Vdata2′=Vref-Vdata2), and the data voltage “Vdata2′” may be less than the reference voltage Vref.
During the period from time t3 to time t4, the first control signal G1 is maintained at the high voltage level. The node voltage VA of the first circuit node is maintained at the data voltage “Vdata1”. The node voltage VB of the second circuit node is maintained at the data voltage “Vdata2′”. The first data signal D1 is maintained at the data voltage “Vdata1”. The second data signal D2 is maintained at the data voltage “Vdata2′”. Thus, the first capacitor C1 and the second capacitor C2 are charged during the period from time t3 to time t4.
During the period from time t4 to time t5, the first control signal G1 is changed to the low voltage level. Thus, the first transistor T1 is turned-off, the second transistor T2 is turned-off, and the third transistor T3′ is turned-on. Due to the second capacitor C2 is charged by the reference voltage Vref, the node voltage VB of the second circuit node is charged to the reference voltage Vref, and the node voltage VA of the first circuit node is charged to the data voltage “Vdata1+(Vref−Vdata2′)” (i.e., Vdata1+Vref−Vref+Vdata2=Vdata1+Vdata2). Therefore, after time t5, the voltage adder 1121 may output the driving signal having the data voltage “Vdata1+Vdata2” to drive the working element 1130 through the first circuit node.
In addition, due to the source driver IC 1110 provides the first data signal D1 and the second data signal D2 through the first data line DL1 and the second data line DL2 at the same time, the period from time t1 to time t4 may be one horizontal scan period HSP of the source driver IC 1110 for outputting the first data signal D1 having the data voltage “Vdata1” and the second data signal D2 having the data voltage “Vdata2′”.
In the embodiment of the disclosure, the driving circuit 1320 may include a first transistor T1, a second transistor T2, and a voltage adder 1321. The voltage adder 1321 may include a first capacitor C1, a second capacitor C2, and a third transistor T3″. In one embodiment of the disclosure, the second capacitor C2 may be optional. A first terminal of the first transistor T1 is coupled to the first data line DL1 to receive the first data signal D1, and a second terminal of the first transistor T1 is coupled to a first circuit node. A first terminal of the second transistor T2 is coupled to the second data line DL2 to receive the second data signal D2, and a second terminal of the second transistor T2 is coupled to a second circuit node. The first capacitor C1 is coupled between the second terminal of the first transistor T1 (the first circuit node) and the second terminal of the second transistor T2 (the second circuit node). The second capacitor C2 is coupled between the second terminal of the second transistor T2 (the second circuit node) and a reference voltage Vref. A first terminal of the third transistor T3″ is coupled to the second terminal of the second transistor T2 (the second circuit node), and a second terminal of the third transistor T3″ is coupled to the reference voltage Vref. The working element 1330 is coupled to the first circuit node. In the embodiment of the disclosure, the first transistor T1, the second transistor T2, and third transistor T3″ may be an N-type transistor, respectively.
In the embodiment of the disclosure, the driving circuit 1320 may simultaneously receive the first data signal D1 having a data voltage “Vdata1” and the second data signal D2 having a data voltage “Vdata2′”. Specifically, a control terminal of the first transistor T1 may receive a first control signal G1. A control terminal of the second transistor T2 may receive the first control signal G1. A control terminal of the third transistor T3″ may receive a third control signal OE. The second terminals of the first transistor T1 and the second transistor T2 may output the first data signal D1 having the data voltage “Vdata1” and the second data signal D2 having the data voltage “Vdata2′” to the voltage adder 1321 by respectively receiving the first data signal D1 and the second data signal D2 according to the first control signal G1 and the third control signal OE. The voltage adder 1321 may output a driving signal to the working element 1330. Therefore, the working element 1330 is driven by the driving signal, and the driving signal has a voltage higher than the data voltage “Vdata1” of the first data signal D1 and the data voltage “Vdata2′” of the second data signal D2. It should be noted that, the data voltage “Vdata2′” may equal to the reference voltage Vref minus the data voltage “Vdata2” (i.e., Vdata2′=Vref−Vdata2), and the data voltage “Vdata2′” may be less than the reference voltage Vref.
During the period from time t3 to time t4, the first control signal G1 is maintained at the high voltage level, and the third control signal OE is maintained at the low voltage level. The node voltage VA of the first circuit node is maintained at the data voltage “Vdata1”. The node voltage VB of the second circuit node is maintained at the data voltage “Vdata2′”. The first data signal D1 is maintained at the data voltage “Vdata1”. The second data signal D2 is maintained at the data voltage “Vdata2′”. Thus, the first capacitor C1 and the second capacitor C2 are charged during the period from time t3 to time t4.
During the period from time t4 to time t5, the first control signal G1 is changed to the low voltage level, and the third control signal OE is changed to the high voltage level. Thus, the first transistor T1 is turned-off, the second transistor T2 is turned-off, and the third transistor T3″ is turned-on. Due to the second capacitor C2 is charged by the reference voltage Vref, the node voltage VB of the second circuit node is charged to the reference voltage Vref, and the node voltage VA of the first circuit node is charged to the data voltage “Vdata1+(Vref−Vdata2′)” (i.e., Vdata1+Vref−Vref+Vdata2=Vdata1+Vdata2). Therefore, after time t5, the voltage adder 1321 may output the driving signal having the data voltage “Vdata1+Vdata2” to drive the working element 1330 through the first circuit node.
In addition, due to the source driver IC 1310 provides the first data signal D1 and the second data signal D2 through the first data line DL1 and the second data line DL2 at the same time, the period from time t1 to time t4 may be one horizontal scan period HSP of the source driver IC 1310 for outputting the first data signal D1 having the data voltage “Vdata1” and the second data signal D2 having the data voltage “Vdata2′”.
In the embodiment of the disclosure, the driving circuit 1520 may include a first transistor T1, a second transistor T2, and a voltage adder 1521. The voltage adder 1521 may include a first capacitor C1, a second capacitor C2, and a third transistor T3′, where the second capacitor C2 may be optional. A first terminal of the first transistor T1 is coupled to the first data line DL1 to receive the first data signal D1, and a second terminal of the first transistor T1 is coupled to a first circuit node. A first terminal of the second transistor T2 is coupled to the second data line DL2 to receive the second data signal D2, and a second terminal of the second transistor T2 is coupled to a second circuit node. The first capacitor C1 is coupled between the second terminal of the first transistor T1 (the first circuit node) and the second terminal of the second transistor T2 (the second circuit node). The second capacitor C2 is coupled between the second terminal of the second transistor T2 (the second circuit node) and a reference voltage Vref. A first terminal of the third transistor T3 is coupled to the second terminal of the second transistor T2 (the second circuit node), and a second terminal of the third transistor T3 is coupled to the reference voltage Vref. The working element 1530 is coupled to the first circuit node. In the embodiment of the disclosure, the demultiplexer 1511 may include a fourth transistor T4′ and a fifth transistor T5′. A first terminal of the fourth transistor T4′ is coupled to the first data line DL1 for transmitting the first data signal D1 to the first data line DL1, and the second terminal of the fourth transistor T4′ is coupled to the source driver IC 1510. A first terminal of the fifth transistor T5′ is coupled to the second data line DL2 for transmitting the second data signal D2 to the second data line DL2, and the second terminal of the fifth transistor T5′ is coupled to the source driver IC 1510. In the embodiment of the disclosure, the first transistor T1, the second transistor T2, the fourth transistor T4′, and the fifth transistor T5′ may be an N-type transistor, respectively. The third transistor T3′ may be a P-type transistor.
In the embodiment of the disclosure, the driving circuit 1520 may simultaneously receive the first data signal D1 having a data voltage “Vdata1” and the second data signal D2 having a data voltage “Vdata2′”. Specifically, a control terminal of the first transistor T1 may receive a first control signal G1. A control terminal of the second transistor T2 may receive the first control signal G1. A control terminal of the third transistor T3′ may receive the first control signal G1. A control terminal of the fourth transistor T4′ may receive a first switching signal CKH1. A control terminal of the fifth transistor T5′ may receive a second switching signal CKH2.
The second terminals of the fourth transistor T4′ and the fifth transistor T5′ may output the first data signal D1 having the data voltage “Vdata1” and the second data signal D2 having the data voltage “Vdata2′” to the first data line DL1 and the second data line DL2 by respectively receiving the data signal IC_out according to the first switching signal CKH1 and the second switching signal CKH2. It should be noted that, the first data signal D1 and the second data signal D2 may be pre-store in parasitic capacitors on the first data line DL1 and the second data line DL2, respectively. Thus, the first transistor T1 and the second transistor T2 may receive the first data signal D1 and the second data signal D2 at the same time. The second terminals of the first transistor T1 and the second transistor T2 may output the first data signal D1 having the data voltage “Vdata1” and the second data signal D2 having the data voltage “Vdata2′” to the voltage adder 1521 by respectively receiving the first data signal D1 according to the first control signal G1. The voltage adder 1521 may output a driving signal to the working element 1530. Therefore, the working element 1530 is driven by the driving signal, and the driving signal has a voltage higher than the data voltage “Vdata1” of the first data signal D1 and the data voltage “Vdata2′” of the second data signal D2. It should be noted that, the data voltage “Vdata2′” may equal to the reference voltage Vref minus the data voltage “Vdata2” (Vdata2′=Vref−Vdata2), and the data voltage “Vdata2′” may be less than the reference voltage Vref.
During the period from time t2 to time t3, the first control signal G1 is maintained at the low voltage level. The first switching signal CKH1 is maintained at the high level voltage, and the second switching signal CKH2 is maintained at the low level voltage. The first data signal D1 may be pre-store in a parasitic capacitor on the first data line DL1. During the period from time t3 to time t4, the first control signal G1 is maintained at the low voltage level. The first switching signal CKH1 is changed to the low level voltage, and the second switching signal CKH2 is changed to the high level voltage. Thus, the first transistor T1 is turned-off, the second transistor T2 is turned-off, the third transistor T3′ is turned-on, and the fourth transistor T4′ is turned-off, and the fifth transistor T5′ is turned-on. The data signal IC_out is changed to the data voltage “Vdata2′”, so the second data signal D2 is changed to the data voltage “Vdata2′” on the second data line DL2. The second data signal D2 may be pre-store in a parasitic capacitor on the second data line DL2.
During the period from time t4 to time t5, the first control signal G1 is changed to the high voltage level. The first switching signal CKH1 is maintained at the low level voltage, and the second switching signal CKH2 is maintained at the high level voltage. Thus, the first transistor T1 is turned-on, the second transistor T2 is turned-on, the third transistor T3′ is turned-off, and the fourth transistor T4′ is turned-off, and the fifth transistor T5′ is turned-on. The data signal IC_out is maintained at the data voltage “Vdata2′” Due to the first data line DL1 has the data voltage “Vdata1”, a node voltage VA of the first circuit node is changed to the data voltage “Vdata1”. Due to the second data line DL2 has the data voltage “Vdata2′”, a node voltage VB of the second circuit node is changed to the data voltage “Vdata2′”. During the period from time t5 to time t6, the first control signal G1 is maintained at the high voltage level. The first switching signal CKH1 is maintained at the low level voltage, and the second switching signal CKH2 is maintained at the high level voltage. The node voltage VA of the first circuit node is maintained at the data voltage “Vdata1”. The node voltage VB of the second circuit node is maintained at the data voltage “Vdata2′”. Thus, the first capacitor C1 and the second capacitor C2 are charged during the period from time t5 to time t6.
During the period from time t6 to time t7, the first control signal G1 is changed to the low voltage level. The first switching signal CKH1 is changed to the high level voltage, and the second switching signal CKH2 is changed to the low level voltage. Thus, the first transistor T1 is turned-off, the second transistor T2 is turned-off, the third transistor T3′ is turned-on, and the fourth transistor T4′ is turned-on, and the fifth transistor T5′ is turned-off. Due to the second capacitor C2 is charged by the reference voltage Vref, the node voltage VB of the second circuit node is charged to the reference voltage Vref, and the node voltage VA of the first circuit node is charged to the data voltage “Vdata1+(Vref−Vdata2′)” (i.e., Vdata1+Vref−Vref+Vdata2=Vdata1+Vdata2). Therefore, after time t7, the voltage adder 1521 may output the driving signal having the data voltage “Vdata1+Vdata2” to drive the working element 1530 through the first circuit node.
In addition, due to the source driver IC 1510 provides the first data signal D1 and the second data signal D2 through the first data line DL1 and the second data line DL2 in different times, the period from time t1 to time t3 may be one horizontal scan period HSP of the source driver IC 1510 for outputting the first data signal D1 having the data voltage “Vdata1” and the second data signal D2 having the data voltage “Vdata2′”.
In summary, the electronic device of the disclosure is capable of providing a driving signal with a higher driving voltage without redesigning the source driver IC, and may achieve a driving effect with a high dynamic voltage adjustment range.
It will be apparent to those skilled in the art that various modifications and variations can be made to the disclosed embodiments without departing from the scope or spirit of the disclosure. In view of the foregoing, it is intended that the disclosure covers modifications and variations provided that they fall within the scope of the following claims and their equivalents.
This application claims the priority benefits of U.S. provisional application Ser. No. 63/257,575, filed on Oct. 20, 2021. The entirety of the above-mentioned patent application is hereby incorporated by reference herein and made a part of this specification.
Number | Date | Country | |
---|---|---|---|
63257575 | Oct 2021 | US |